OpenCores
URL https://opencores.org/ocsvn/or1200_hp/or1200_hp/trunk

Subversion Repositories or1200_hp

[/] [or1200_hp/] [trunk/] [rtl/] [rtl_cm3/] [verilog/] [or1200_dmmu_tlb.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tobil
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Data TLB                                           ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of DTLB.                                      ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.6  2004/04/05 08:29:57  lampret
48
// Merged branch_qmem into main tree.
49
//
50
// Revision 1.4.4.1  2003/12/09 11:46:48  simons
51
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
52
//
53
// Revision 1.4  2002/10/17 20:04:40  lampret
54
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
55
//
56
// Revision 1.3  2002/02/11 04:33:17  lampret
57
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
58
//
59
// Revision 1.2  2002/01/28 01:16:00  lampret
60
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
61
//
62
// Revision 1.1  2002/01/03 08:16:15  lampret
63
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
64
//
65
// Revision 1.8  2001/10/21 17:57:16  lampret
66
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
67
//
68
// Revision 1.7  2001/10/14 13:12:09  lampret
69
// MP3 version.
70
//
71
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
72
// no message
73
//
74
//
75
 
76
// synopsys translate_off
77
`include "timescale.v"
78
// synopsys translate_on
79
`include "or1200_defines.v"
80
 
81
//
82
// Data TLB
83
//
84
 
85
module or1200_dmmu_tlb_cm3(
86
                clk_i_cml_1,
87
                clk_i_cml_2,
88
                cmls,
89
 
90
        // Rst and clk
91
        clk, rst,
92
 
93
        // I/F for translation
94
        tlb_en, vaddr, hit, ppn, uwe, ure, swe, sre, ci,
95
 
96
`ifdef OR1200_BIST
97
        // RAM BIST
98
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
99
`endif
100
 
101
        // SPR access
102
        spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o
103
);
104
 
105
 
106
input clk_i_cml_1;
107
input clk_i_cml_2;
108
input [1:0] cmls;
109
reg [ 32 - 1 : 0 ] vaddr_cml_1;
110
reg  ci_cml_1;
111
reg  spr_cs_cml_2;
112
reg  spr_write_cml_2;
113
reg [ 31 : 0 ] spr_addr_cml_2;
114
reg [ 31 : 0 ] spr_addr_cml_1;
115
reg [ 31 : 0 ] spr_dat_i_cml_2;
116
reg [ 31 : 0 ] spr_dat_i_cml_1;
117
reg [ 6 - 1 : 0 ] tlb_index_cml_2;
118
reg [ 32 - 6 - 13 + 1 - 1 : 0 ] tlb_mr_ram_out_cml_1;
119
reg [ 32 - 13 + 5 - 1 : 0 ] tlb_tr_ram_out_cml_1;
120
 
121
 
122
 
123
parameter dw = `OR1200_OPERAND_WIDTH;
124
parameter aw = `OR1200_OPERAND_WIDTH;
125
 
126
//
127
// I/O
128
//
129
 
130
//
131
// Clock and reset
132
//
133
input                           clk;
134
input                           rst;
135
 
136
//
137
// I/F for translation
138
//
139
input                           tlb_en;
140
input   [aw-1:0]         vaddr;
141
output                          hit;
142
output  [31:`OR1200_DMMU_PS]    ppn;
143
output                          uwe;
144
output                          ure;
145
output                          swe;
146
output                          sre;
147
output                          ci;
148
 
149
`ifdef OR1200_BIST
150
//
151
// RAM BIST
152
//
153
input mbist_si_i;
154
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
155
output mbist_so_o;
156
`endif
157
 
158
//
159
// SPR access
160
//
161
input                           spr_cs;
162
input                           spr_write;
163
input   [31:0]                   spr_addr;
164
input   [31:0]                   spr_dat_i;
165
output  [31:0]                   spr_dat_o;
166
 
167
//
168
// Internal wires and regs
169
//
170
wire    [`OR1200_DTLB_TAG]      vpn;
171
wire                            v;
172
wire    [`OR1200_DTLB_INDXW-1:0] tlb_index;
173
wire                            tlb_mr_en;
174
wire                            tlb_mr_we;
175
wire    [`OR1200_DTLBMRW-1:0]    tlb_mr_ram_in;
176
wire    [`OR1200_DTLBMRW-1:0]    tlb_mr_ram_out;
177
wire                            tlb_tr_en;
178
wire                            tlb_tr_we;
179
wire    [`OR1200_DTLBTRW-1:0]    tlb_tr_ram_in;
180
wire    [`OR1200_DTLBTRW-1:0]    tlb_tr_ram_out;
181
`ifdef OR1200_BIST
182
//
183
// RAM BIST
184
//
185
wire                            mbist_mr_so;
186
wire                            mbist_tr_so;
187
wire                            mbist_mr_si = mbist_si_i;
188
wire                            mbist_tr_si = mbist_mr_so;
189
assign                          mbist_so_o = mbist_tr_so;
190
`endif
191
 
192
//
193
// Implemented bits inside match and translate registers
194
//
195
// dtlbwYmrX: vpn 31-19  v 0
196
// dtlbwYtrX: ppn 31-13  swe 9  sre 8  uwe 7  ure 6
197
//
198
// dtlb memory width:
199
// 19 bits for ppn
200
// 13 bits for vpn
201
// 1 bit for valid
202
// 4 bits for protection
203
// 1 bit for cache inhibit
204
 
205
//
206
// Enable for Match registers
207
//
208
 
209
// SynEDA CoreMultiplier
210
// assignment(s): tlb_mr_en
211
// replace(s): spr_cs, spr_addr
212
assign tlb_mr_en = tlb_en | (spr_cs_cml_2 & !spr_addr_cml_2[`OR1200_DTLB_TM_ADDR]);
213
 
214
//
215
// Write enable for Match registers
216
//
217
 
218
// SynEDA CoreMultiplier
219
// assignment(s): tlb_mr_we
220
// replace(s): spr_cs, spr_write, spr_addr
221
assign tlb_mr_we = spr_cs_cml_2 & spr_write_cml_2 & !spr_addr_cml_2[`OR1200_DTLB_TM_ADDR];
222
 
223
//
224
// Enable for Translate registers
225
//
226
 
227
// SynEDA CoreMultiplier
228
// assignment(s): tlb_tr_en
229
// replace(s): spr_cs, spr_addr
230
assign tlb_tr_en = tlb_en | (spr_cs_cml_2 & spr_addr_cml_2[`OR1200_DTLB_TM_ADDR]);
231
 
232
//
233
// Write enable for Translate registers
234
//
235
 
236
// SynEDA CoreMultiplier
237
// assignment(s): tlb_tr_we
238
// replace(s): spr_cs, spr_write, spr_addr
239
assign tlb_tr_we = spr_cs_cml_2 & spr_write_cml_2 & spr_addr_cml_2[`OR1200_DTLB_TM_ADDR];
240
 
241
//
242
// Output to SPRS unit
243
//
244
 
245
// SynEDA CoreMultiplier
246
// assignment(s): spr_dat_o
247
// replace(s): ci, spr_addr
248
assign spr_dat_o = (spr_cs & !spr_write & !spr_addr_cml_1[`OR1200_DTLB_TM_ADDR]) ?
249
                        {vpn, tlb_index & {`OR1200_DTLB_INDXW{v}}, {`OR1200_DTLB_TAGW-7{1'b0}}, 1'b0, 5'b00000, v} :
250
                (spr_cs & !spr_write & spr_addr_cml_1[`OR1200_DTLB_TM_ADDR]) ?
251
                        {ppn, {`OR1200_DMMU_PS-10{1'b0}}, swe, sre, uwe, ure, {4{1'b0}}, ci_cml_1, 1'b0} :
252
                        32'h00000000;
253
 
254
//
255
// Assign outputs from Match registers
256
//
257
//assign {vpn, v} = tlb_mr_ram_out;
258
 
259
// SynEDA CoreMultiplier
260
// assignment(s): vpn
261
// replace(s): tlb_mr_ram_out
262
assign vpn = tlb_mr_ram_out_cml_1[13:1];
263
 
264
// SynEDA CoreMultiplier
265
// assignment(s): v
266
// replace(s): tlb_mr_ram_out
267
assign v = tlb_mr_ram_out_cml_1[0];
268
 
269
//
270
// Assign to Match registers inputs
271
//
272
 
273
// SynEDA CoreMultiplier
274
// assignment(s): tlb_mr_ram_in
275
// replace(s): spr_dat_i
276
assign tlb_mr_ram_in = {spr_dat_i_cml_2[`OR1200_DTLB_TAG], spr_dat_i_cml_2[`OR1200_DTLBMR_V_BITS]};
277
 
278
//
279
// Assign outputs from Translate registers
280
//
281
//assign {ppn, swe, sre, uwe, ure, ci} = tlb_tr_ram_out;
282
 
283
// SynEDA CoreMultiplier
284
// assignment(s): ppn
285
// replace(s): tlb_tr_ram_out
286
assign ppn = tlb_tr_ram_out_cml_1[23:5];
287
 
288
// SynEDA CoreMultiplier
289
// assignment(s): swe
290
// replace(s): tlb_tr_ram_out
291
assign swe = tlb_tr_ram_out_cml_1[4];
292
 
293
// SynEDA CoreMultiplier
294
// assignment(s): sre
295
// replace(s): tlb_tr_ram_out
296
assign sre = tlb_tr_ram_out_cml_1[3];
297
 
298
// SynEDA CoreMultiplier
299
// assignment(s): uwe
300
// replace(s): tlb_tr_ram_out
301
assign uwe = tlb_tr_ram_out_cml_1[2];
302
 
303
// SynEDA CoreMultiplier
304
// assignment(s): ure
305
// replace(s): tlb_tr_ram_out
306
assign ure = tlb_tr_ram_out_cml_1[1];
307
assign ci = tlb_tr_ram_out[0];
308
 
309
//
310
// Assign to Translate registers inputs
311
//
312
 
313
// SynEDA CoreMultiplier
314
// assignment(s): tlb_tr_ram_in
315
// replace(s): spr_dat_i
316
assign tlb_tr_ram_in = {spr_dat_i_cml_2[31:`OR1200_DMMU_PS],
317
                        spr_dat_i_cml_2[`OR1200_DTLBTR_SWE_BITS],
318
                        spr_dat_i_cml_2[`OR1200_DTLBTR_SRE_BITS],
319
                        spr_dat_i_cml_2[`OR1200_DTLBTR_UWE_BITS],
320
                        spr_dat_i_cml_2[`OR1200_DTLBTR_URE_BITS],
321
                        spr_dat_i_cml_2[`OR1200_DTLBTR_CI_BITS]};
322
 
323
//
324
// Generate hit
325
//
326
 
327
// SynEDA CoreMultiplier
328
// assignment(s): hit
329
// replace(s): vaddr
330
assign hit = (vpn == vaddr_cml_1[`OR1200_DTLB_TAG]) & v;
331
 
332
//
333
// TLB index is normally vaddr[18:13]. If it is SPR access then index is
334
// spr_addr[5:0].
335
//
336
 
337
// SynEDA CoreMultiplier
338
// assignment(s): tlb_index
339
// replace(s): vaddr, spr_addr
340
assign tlb_index = spr_cs ? spr_addr_cml_1[`OR1200_DTLB_INDXW-1:0] : vaddr_cml_1[`OR1200_DTLB_INDX];
341
 
342
`ifdef OR1200_RAM_MODELS_VIRTEX
343
 
344
//
345
//      Non-generic FPGA model instantiations
346
//
347
 
348
wire tlb_mr_en_wire;
349
wire [0 : 0] tlb_mr_we_wire;
350
wire [5 : 0] tlb_index_wire;
351
wire [13 : 0] tlb_mr_ram_in_wire;
352
 
353
assign tlb_mr_en_wire = tlb_mr_en;
354
assign tlb_mr_we_wire = tlb_mr_we;
355
 
356
// SynEDA CoreMultiplier
357
// assignment(s): tlb_index_wire
358
// replace(s): tlb_index
359
assign tlb_index_wire = tlb_index_cml_2;
360
assign tlb_mr_ram_in_wire = tlb_mr_ram_in;
361
 
362
dtlb_mr_sub_cm3 dtlb_ram (
363
                .clk_i_cml_1(clk_i_cml_1),
364
                .clk_i_cml_2(clk_i_cml_2),
365
                .cmls(cmls),
366
        .clka(clk),
367
        .ena(tlb_mr_en_wire),
368
        .wea(tlb_mr_we_wire), // Bus [0 : 0] 
369
        .addra(tlb_index_wire), // Bus [5 : 0] 
370
        .dina(tlb_mr_ram_in_wire), // Bus [13 : 0] 
371
        .clkb(clk),
372
        .addrb(tlb_index_wire),
373
        .doutb(tlb_mr_ram_out)); // Bus [13 : 0]
374
 
375
wire tlb_tr_en_wire;
376
wire [0 : 0] tlb_tr_we_wire;
377
wire [23 : 0] tlb_tr_ram_in_wire;
378
 
379
assign tlb_tr_en_wire = tlb_tr_en;
380
assign tlb_tr_we_wire = tlb_tr_we;
381
assign tlb_tr_ram_in_wire = tlb_tr_ram_in;
382
 
383
dtlb_tr_sub_cm3 dtlb_tr_ram (
384
                .clk_i_cml_1(clk_i_cml_1),
385
                .clk_i_cml_2(clk_i_cml_2),
386
                .cmls(cmls),
387
        .clka(clk),
388
        .ena(tlb_tr_en_wire),
389
        .wea(tlb_tr_we_wire), // Bus [0 : 0] 
390
        .addra(tlb_index_wire), // Bus [5 : 0] 
391
        .dina(tlb_tr_ram_in_wire), // Bus [23 : 0] 
392
        .clkb(clk),
393
        .addrb(tlb_index_wire),
394
        .doutb(tlb_tr_ram_out)); // Bus [23 : 0] 
395
 
396
`else
397
 
398
//
399
// Instantiation of DTLB Match Registers
400
//
401
or1200_spram_64x14 dtlb_mr_ram(
402
        .clk(clk),
403
        .rst(rst),
404
`ifdef OR1200_BIST
405
        // RAM BIST
406
        .mbist_si_i(mbist_mr_si),
407
        .mbist_so_o(mbist_mr_so),
408
        .mbist_ctrl_i(mbist_ctrl_i),
409
`endif
410
        .ce(tlb_mr_en),
411
        .we(tlb_mr_we),
412
        .oe(1'b1),
413
        .addr(tlb_index),
414
        .di(tlb_mr_ram_in),
415
        .doq(tlb_mr_ram_out)
416
);
417
 
418
//
419
// Instantiation of DTLB Translate Registers
420
//
421
or1200_spram_64x24 dtlb_tr_ram(
422
        .clk(clk),
423
        .rst(rst),
424
`ifdef OR1200_BIST
425
        // RAM BIST
426
        .mbist_si_i(mbist_tr_si),
427
        .mbist_so_o(mbist_tr_so),
428
        .mbist_ctrl_i(mbist_ctrl_i),
429
`endif
430
        .ce(tlb_tr_en),
431
        .we(tlb_tr_we),
432
        .oe(1'b1),
433
        .addr(tlb_index),
434
        .di(tlb_tr_ram_in),
435
        .doq(tlb_tr_ram_out)
436
);
437
`endif
438
 
439
 
440
always @ (posedge clk_i_cml_1) begin
441
vaddr_cml_1 <= vaddr;
442
ci_cml_1 <= ci;
443
spr_addr_cml_1 <= spr_addr;
444
spr_dat_i_cml_1 <= spr_dat_i;
445
tlb_mr_ram_out_cml_1 <= tlb_mr_ram_out;
446
tlb_tr_ram_out_cml_1 <= tlb_tr_ram_out;
447
end
448
always @ (posedge clk_i_cml_2) begin
449
spr_cs_cml_2 <= spr_cs;
450
spr_write_cml_2 <= spr_write;
451
spr_addr_cml_2 <= spr_addr_cml_1;
452
spr_dat_i_cml_2 <= spr_dat_i_cml_1;
453
tlb_index_cml_2 <= tlb_index;
454
end
455
endmodule
456
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.