OpenCores
URL https://opencores.org/ocsvn/or1200_hp/or1200_hp/trunk

Subversion Repositories or1200_hp

[/] [or1200_hp/] [trunk/] [rtl/] [rtl_cm3/] [verilog/] [or1200_immu_top.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tobil
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  OR1200's Instruction MMU top level                          ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Instantiation of all IMMU blocks.                           ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - cache inhibit                                            ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.14  2004/04/05 08:29:57  lampret
48
// Merged branch_qmem into main tree.
49
//
50
// Revision 1.12.4.2  2003/12/09 11:46:48  simons
51
// Mbist nameing changed, Artisan ram instance signal names fixed, some synthesis waning fixed.
52
//
53
// Revision 1.12.4.1  2003/07/08 15:36:37  lampret
54
// Added embedded memory QMEM.
55
//
56
// Revision 1.12  2003/06/06 02:54:47  lampret
57
// When OR1200_NO_IMMU and OR1200_NO_IC are not both defined or undefined at the same time, results in a IC bug. Fixed.
58
//
59
// Revision 1.11  2002/10/17 20:04:40  lampret
60
// Added BIST scan. Special VS RAMs need to be used to implement BIST.
61
//
62
// Revision 1.10  2002/09/16 03:08:56  lampret
63
// Disabled cache inhibit atttribute.
64
//
65
// Revision 1.9  2002/08/18 19:54:17  lampret
66
// Added store buffer.
67
//
68
// Revision 1.8  2002/08/14 06:23:50  lampret
69
// Disabled ITLB translation when 1) doing access to ITLB SPRs or 2) crossing page. This modification was tested only with parts of IMMU test - remaining test cases needs to be run.
70
//
71
// Revision 1.7  2002/08/12 05:31:30  lampret
72
// Delayed external access at page crossing.
73
//
74
// Revision 1.6  2002/03/29 15:16:56  lampret
75
// Some of the warnings fixed.
76
//
77
// Revision 1.5  2002/02/11 04:33:17  lampret
78
// Speed optimizations (removed duplicate _cyc_ and _stb_). Fixed D/IMMU cache-inhibit attr.
79
//
80
// Revision 1.4  2002/02/01 19:56:54  lampret
81
// Fixed combinational loops.
82
//
83
// Revision 1.3  2002/01/28 01:16:00  lampret
84
// Changed 'void' nop-ops instead of insn[0] to use insn[16]. Debug unit stalls the tick timer. Prepared new flag generation for add and and insns. Blocked DC/IC while they are turned off. Fixed I/D MMU SPRs layout except WAYs. TODO: smart IC invalidate, l.j 2 and TLB ways.
85
//
86
// Revision 1.2  2002/01/14 06:18:22  lampret
87
// Fixed mem2reg bug in FAST implementation. Updated debug unit to work with new genpc/if.
88
//
89
// Revision 1.1  2002/01/03 08:16:15  lampret
90
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
91
//
92
// Revision 1.6  2001/10/21 17:57:16  lampret
93
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
94
//
95
// Revision 1.5  2001/10/14 13:12:09  lampret
96
// MP3 version.
97
//
98
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
99
// no message
100
//
101
// Revision 1.1  2001/08/17 08:03:35  lampret
102
// *** empty log message ***
103
//
104
// Revision 1.2  2001/07/22 03:31:53  lampret
105
// Fixed RAM's oen bug. Cache bypass under development.
106
//
107
// Revision 1.1  2001/07/20 00:46:03  lampret
108
// Development version of RTL. Libraries are missing.
109
//
110
//
111
 
112
// synopsys translate_off
113
`include "timescale.v"
114
// synopsys translate_on
115
`include "or1200_defines.v"
116
 
117
//
118
// Insn MMU
119
//
120
 
121
module or1200_immu_top_cm3(
122
                clk_i_cml_1,
123
                clk_i_cml_2,
124
                cmls,
125
 
126
        // Rst and clk
127
        clk, rst,
128
 
129
        // CPU i/f
130
        ic_en, immu_en, supv, icpu_adr_i, icpu_cycstb_i,
131
        icpu_adr_o, icpu_tag_o, icpu_rty_o, icpu_err_o,
132
 
133
        // SPR access
134
        spr_cs, spr_write, spr_addr, spr_dat_i, spr_dat_o,
135
 
136
`ifdef OR1200_BIST
137
        // RAM BIST
138
        mbist_si_i, mbist_so_o, mbist_ctrl_i,
139
`endif
140
 
141
        // QMEM i/f
142
        qmemimmu_rty_i, qmemimmu_err_i, qmemimmu_tag_i, qmemimmu_adr_o, qmemimmu_cycstb_o, qmemimmu_ci_o
143
);
144
 
145
 
146
input clk_i_cml_1;
147
input clk_i_cml_2;
148
input [1:0] cmls;
149
reg  immu_en_cml_2;
150
reg  immu_en_cml_1;
151
reg [ 32 - 1 : 0 ] icpu_adr_i_cml_2;
152
reg [ 32 - 1 : 0 ] icpu_adr_o_cml_2;
153
reg [ 32 - 1 : 0 ] icpu_adr_o_cml_1;
154
reg  icpu_rty_o_cml_2;
155
reg  icpu_rty_o_cml_1;
156
reg  spr_cs_cml_2;
157
reg  spr_cs_cml_1;
158
reg  itlb_spr_access_cml_2;
159
reg  itlb_spr_access_cml_1;
160
reg [ 31 : 13 ] itlb_ppn_cml_2;
161
reg  itlb_done_cml_2;
162
reg  fault_cml_2;
163
reg  miss_cml_2;
164
reg  page_cross_cml_2;
165
reg [ 31 : 13 ] icpu_vpn_r_cml_2;
166
reg [ 31 : 13 ] icpu_vpn_r_cml_1;
167
reg  itlb_en_r_cml_2;
168
reg  itlb_en_r_cml_1;
169
reg  dis_spr_access_cml_2;
170
reg  dis_spr_access_cml_1;
171
 
172
 
173
 
174
parameter dw = `OR1200_OPERAND_WIDTH;
175
parameter aw = `OR1200_OPERAND_WIDTH;
176
 
177
//
178
// I/O
179
//
180
 
181
//
182
// Clock and reset
183
//
184
input                           clk;
185
input                           rst;
186
 
187
//
188
// CPU I/F
189
//
190
input                           ic_en;
191
input                           immu_en;
192
input                           supv;
193
input   [aw-1:0]         icpu_adr_i;
194
input                           icpu_cycstb_i;
195
output  [aw-1:0]         icpu_adr_o;
196
output  [3:0]                    icpu_tag_o;
197
output                          icpu_rty_o;
198
output                          icpu_err_o;
199
 
200
//
201
// SPR access
202
//
203
input                           spr_cs;
204
input                           spr_write;
205
input   [aw-1:0]         spr_addr;
206
input   [31:0]                   spr_dat_i;
207
output  [31:0]                   spr_dat_o;
208
 
209
`ifdef OR1200_BIST
210
//
211
// RAM BIST
212
//
213
input mbist_si_i;
214
input [`OR1200_MBIST_CTRL_WIDTH - 1:0] mbist_ctrl_i;
215
output mbist_so_o;
216
`endif
217
 
218
//
219
// IC I/F
220
//
221
input                           qmemimmu_rty_i;
222
input                           qmemimmu_err_i;
223
input   [3:0]                    qmemimmu_tag_i;
224
output  [aw-1:0]         qmemimmu_adr_o;
225
output                          qmemimmu_cycstb_o;
226
output                          qmemimmu_ci_o;
227
 
228
//
229
// Internal wires and regs
230
//
231
wire                            itlb_spr_access;
232
wire    [31:`OR1200_IMMU_PS]    itlb_ppn;
233
wire                            itlb_hit;
234
wire                            itlb_uxe;
235
wire                            itlb_sxe;
236
wire    [31:0]                   itlb_dat_o;
237
wire                            itlb_en;
238
wire                            itlb_ci;
239
wire                            itlb_done;
240
wire                            fault;
241
wire                            miss;
242
wire                            page_cross;
243
reg     [31:0]                   icpu_adr_o;
244
reg     [31:`OR1200_IMMU_PS]    icpu_vpn_r;
245
`ifdef OR1200_NO_IMMU
246
`else
247
reg                             itlb_en_r;
248
reg                             dis_spr_access;
249
`endif
250
 
251
//
252
// Implemented bits inside match and translate registers
253
//
254
// itlbwYmrX: vpn 31-10  v 0
255
// itlbwYtrX: ppn 31-10  uxe 7  sxe 6
256
//
257
// itlb memory width:
258
// 19 bits for ppn
259
// 13 bits for vpn
260
// 1 bit for valid
261
// 2 bits for protection
262
// 1 bit for cache inhibit
263
 
264
//
265
// icpu_adr_o
266
//
267
`ifdef OR1200_REGISTERED_OUTPUTS
268
 
269
// SynEDA CoreMultiplier
270
// assignment(s): icpu_adr_o
271
// replace(s): icpu_adr_i, icpu_adr_o
272
always @(posedge rst or posedge clk)
273
        if (rst)
274
                icpu_adr_o <= #1 32'h0000_0100;
275
        else begin  icpu_adr_o <= icpu_adr_o_cml_2;
276
                icpu_adr_o <= #1 icpu_adr_i_cml_2; end
277
`else
278
Unsupported !!!
279
`endif
280
 
281
//
282
// Page cross
283
//
284
// Asserted when CPU address crosses page boundary. Most of the time it is zero.
285
//
286
 
287
// SynEDA CoreMultiplier
288
// assignment(s): page_cross
289
// replace(s): icpu_vpn_r
290
assign page_cross = icpu_adr_i[31:`OR1200_IMMU_PS] != icpu_vpn_r_cml_1;
291
 
292
//
293
// Register icpu_adr_i's VPN for use when IMMU is not enabled but PPN is expected to come
294
// one clock cycle after offset part.
295
//
296
 
297
// SynEDA CoreMultiplier
298
// assignment(s): icpu_vpn_r
299
// replace(s): icpu_adr_i, icpu_vpn_r
300
always @(posedge clk or posedge rst)
301
        if (rst)
302
                icpu_vpn_r <= #1 {32-`OR1200_IMMU_PS{1'b0}};
303
        else begin  icpu_vpn_r <= icpu_vpn_r_cml_2;
304
                icpu_vpn_r <= #1 icpu_adr_i_cml_2[31:`OR1200_IMMU_PS]; end
305
 
306
`ifdef OR1200_NO_IMMU
307
 
308
//
309
// Put all outputs in inactive state
310
//
311
assign spr_dat_o = 32'h00000000;
312
assign qmemimmu_adr_o = icpu_adr_i;
313
assign icpu_tag_o = qmemimmu_tag_i;
314
assign qmemimmu_cycstb_o = icpu_cycstb_i & ~page_cross;
315
assign icpu_rty_o = qmemimmu_rty_i;
316
assign icpu_err_o = qmemimmu_err_i;
317
assign qmemimmu_ci_o = `OR1200_IMMU_CI;
318
`ifdef OR1200_BIST
319
assign mbist_so_o = mbist_si_i;
320
`endif
321
`else
322
 
323
//
324
// ITLB SPR access
325
//
326
// 1200 - 12FF  itlbmr w0
327
// 1200 - 123F  itlbmr w0 [63:0]
328
//
329
// 1300 - 13FF  itlbtr w0
330
// 1300 - 133F  itlbtr w0 [63:0]
331
//
332
assign itlb_spr_access = spr_cs & ~dis_spr_access;
333
 
334
//
335
// Disable ITLB SPR access
336
//
337
// This flop is used to mask ITLB miss/fault exception
338
// during first clock cycle of accessing ITLB SPR. In
339
// subsequent clock cycles it is assumed that ITLB SPR
340
// access was accomplished and that normal instruction fetching
341
// can proceed.
342
//
343
// spr_cs sets dis_spr_access and icpu_rty_o clears it.
344
//
345
 
346
// SynEDA CoreMultiplier
347
// assignment(s): dis_spr_access
348
// replace(s): icpu_rty_o, spr_cs, dis_spr_access
349
always @(posedge clk or posedge rst)
350
        if (rst)
351
                dis_spr_access <= #1 1'b0;
352
        else begin  dis_spr_access <= dis_spr_access_cml_2; if (!icpu_rty_o_cml_2)
353
                dis_spr_access <= #1 1'b0;
354
        else if (spr_cs_cml_2)
355
                dis_spr_access <= #1 1'b1; end
356
 
357
//
358
// Tags:
359
//
360
// OR1200_DTAG_TE - TLB miss Exception
361
// OR1200_DTAG_PE - Page fault Exception
362
//
363
 
364
// SynEDA CoreMultiplier
365
// assignment(s): icpu_tag_o
366
// replace(s): fault, miss
367
assign icpu_tag_o = miss_cml_2 ? `OR1200_DTAG_TE : fault_cml_2 ? `OR1200_DTAG_PE : qmemimmu_tag_i;
368
 
369
//
370
// icpu_rty_o
371
//
372
// assign icpu_rty_o = !icpu_err_o & qmemimmu_rty_i;
373
assign icpu_rty_o = qmemimmu_rty_i | itlb_spr_access & immu_en;
374
 
375
//
376
// icpu_err_o
377
//
378
assign icpu_err_o = miss | fault | qmemimmu_err_i;
379
 
380
//
381
// Assert itlb_en_r after one clock cycle and when there is no
382
// ITLB SPR access
383
//
384
 
385
// SynEDA CoreMultiplier
386
// assignment(s): itlb_en_r
387
// replace(s): itlb_spr_access, itlb_en_r
388
always @(posedge clk or posedge rst)
389
        if (rst)
390
                itlb_en_r <= #1 1'b0;
391
        else begin  itlb_en_r <= itlb_en_r_cml_2;
392
                itlb_en_r <= #1 itlb_en & ~itlb_spr_access_cml_2; end
393
 
394
//
395
// ITLB lookup successful
396
//
397
 
398
// SynEDA CoreMultiplier
399
// assignment(s): itlb_done
400
// replace(s): itlb_en_r
401
assign itlb_done = itlb_en_r_cml_1 & ~page_cross;
402
 
403
//
404
// Cut transfer if something goes wrong with translation. If IC is disabled,
405
// use delayed signals.
406
//
407
// assign qmemimmu_cycstb_o = (!ic_en & immu_en) ? ~(miss | fault) & icpu_cycstb_i & ~page_cross : (miss | fault) ? 1'b0 : icpu_cycstb_i & ~page_cross; // DL
408
 
409
// SynEDA CoreMultiplier
410
// assignment(s): qmemimmu_cycstb_o
411
// replace(s): immu_en, itlb_done, fault, miss, page_cross
412
assign qmemimmu_cycstb_o = immu_en_cml_2 ? ~(miss_cml_2 | fault_cml_2) & icpu_cycstb_i & ~page_cross_cml_2 & itlb_done_cml_2 : icpu_cycstb_i & ~page_cross_cml_2;
413
 
414
//
415
// Cache Inhibit
416
//
417
// Cache inhibit is not really needed for instruction memory subsystem.
418
// If we would doq it, we would doq it like this.
419
// assign qmemimmu_ci_o = immu_en ? itlb_done & itlb_ci : `OR1200_IMMU_CI;
420
// However this causes a async combinational loop so we stick to
421
// no cache inhibit.
422
assign qmemimmu_ci_o = `OR1200_IMMU_CI;
423
 
424
 
425
//
426
// Physical address is either translated virtual address or
427
// simply equal when IMMU is disabled
428
//
429
 
430
// SynEDA CoreMultiplier
431
// assignment(s): qmemimmu_adr_o
432
// replace(s): icpu_adr_i, itlb_ppn, itlb_done, icpu_vpn_r
433
assign qmemimmu_adr_o = itlb_done_cml_2 ? {itlb_ppn_cml_2, icpu_adr_i_cml_2[`OR1200_IMMU_PS-1:0]} : {icpu_vpn_r_cml_2, icpu_adr_i_cml_2[`OR1200_IMMU_PS-1:0]}; // DL: immu_en
434
 
435
//
436
// Output to SPRS unit
437
//
438
 
439
// SynEDA CoreMultiplier
440
// assignment(s): spr_dat_o
441
// replace(s): spr_cs
442
assign spr_dat_o = spr_cs_cml_1 ? itlb_dat_o : 32'h00000000;
443
 
444
//
445
// Page fault exception logic
446
//
447
assign fault = itlb_done &
448
                        (  (!supv & !itlb_uxe)          // Execute in user mode not enabled
449
                        || (supv & !itlb_sxe));         // Execute in supv mode not enabled
450
 
451
//
452
// TLB Miss exception logic
453
//
454
assign miss = itlb_done & !itlb_hit;
455
 
456
//
457
// ITLB Enable
458
//
459
 
460
// SynEDA CoreMultiplier
461
// assignment(s): itlb_en
462
// replace(s): immu_en
463
assign itlb_en = immu_en_cml_2 & icpu_cycstb_i;
464
 
465
//
466
// Instantiation of ITLB
467
//
468
or1200_immu_tlb_cm3 or1200_immu_tlb(
469
                .clk_i_cml_1(clk_i_cml_1),
470
                .clk_i_cml_2(clk_i_cml_2),
471
                .cmls(cmls),
472
        // Rst and clk
473
        .clk(clk),
474
        .rst(rst),
475
 
476
        // I/F for translation
477
        .tlb_en(itlb_en),
478
        .vaddr(icpu_adr_i),
479
        .hit(itlb_hit),
480
        .ppn(itlb_ppn),
481
        .uxe(itlb_uxe),
482
        .sxe(itlb_sxe),
483
        .ci(itlb_ci),
484
 
485
`ifdef OR1200_BIST
486
        // RAM BIST
487
        .mbist_si_i(mbist_si_i),
488
        .mbist_so_o(mbist_so_o),
489
        .mbist_ctrl_i(mbist_ctrl_i),
490
`endif
491
 
492
        // SPR access
493
        .spr_cs(itlb_spr_access),
494
        .spr_write(spr_write),
495
        .spr_addr(spr_addr),
496
        .spr_dat_i(spr_dat_i),
497
        .spr_dat_o(itlb_dat_o)
498
);
499
 
500
`endif
501
 
502
 
503
always @ (posedge clk_i_cml_1) begin
504
immu_en_cml_1 <= immu_en;
505
icpu_adr_o_cml_1 <= icpu_adr_o;
506
icpu_rty_o_cml_1 <= icpu_rty_o;
507
spr_cs_cml_1 <= spr_cs;
508
itlb_spr_access_cml_1 <= itlb_spr_access;
509
icpu_vpn_r_cml_1 <= icpu_vpn_r;
510
itlb_en_r_cml_1 <= itlb_en_r;
511
dis_spr_access_cml_1 <= dis_spr_access;
512
end
513
always @ (posedge clk_i_cml_2) begin
514
immu_en_cml_2 <= immu_en_cml_1;
515
icpu_adr_i_cml_2 <= icpu_adr_i;
516
icpu_adr_o_cml_2 <= icpu_adr_o_cml_1;
517
icpu_rty_o_cml_2 <= icpu_rty_o_cml_1;
518
spr_cs_cml_2 <= spr_cs_cml_1;
519
itlb_spr_access_cml_2 <= itlb_spr_access_cml_1;
520
itlb_ppn_cml_2 <= itlb_ppn;
521
itlb_done_cml_2 <= itlb_done;
522
fault_cml_2 <= fault;
523
miss_cml_2 <= miss;
524
page_cross_cml_2 <= page_cross;
525
icpu_vpn_r_cml_2 <= icpu_vpn_r_cml_1;
526
itlb_en_r_cml_2 <= itlb_en_r_cml_1;
527
dis_spr_access_cml_2 <= dis_spr_access_cml_1;
528
end
529
endmodule
530
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.