OpenCores
URL https://opencores.org/ocsvn/or1200_hp/or1200_hp/trunk

Subversion Repositories or1200_hp

[/] [or1200_hp/] [trunk/] [rtl/] [rtl_cm4/] [verilog/] [or1200_gmultp2_32x32.v] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 tobil
//////////////////////////////////////////////////////////////////////
2
////                                                              ////
3
////  Generic 32x32 multiplier                                    ////
4
////                                                              ////
5
////  This file is part of the OpenRISC 1200 project              ////
6
////  http://www.opencores.org/cores/or1k/                        ////
7
////                                                              ////
8
////  Description                                                 ////
9
////  Generic 32x32 multiplier with pipeline stages.              ////
10
////                                                              ////
11
////  To Do:                                                      ////
12
////   - make it smaller and faster                               ////
13
////                                                              ////
14
////  Author(s):                                                  ////
15
////      - Damjan Lampret, lampret@opencores.org                 ////
16
////                                                              ////
17
//////////////////////////////////////////////////////////////////////
18
////                                                              ////
19
//// Copyright (C) 2000 Authors and OPENCORES.ORG                 ////
20
////                                                              ////
21
//// This source file may be used and distributed without         ////
22
//// restriction provided that this copyright statement is not    ////
23
//// removed from the file and that any derivative work contains  ////
24
//// the original copyright notice and the associated disclaimer. ////
25
////                                                              ////
26
//// This source file is free software; you can redistribute it   ////
27
//// and/or modify it under the terms of the GNU Lesser General   ////
28
//// Public License as published by the Free Software Foundation; ////
29
//// either version 2.1 of the License, or (at your option) any   ////
30
//// later version.                                               ////
31
////                                                              ////
32
//// This source is distributed in the hope that it will be       ////
33
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
34
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
35
//// PURPOSE.  See the GNU Lesser General Public License for more ////
36
//// details.                                                     ////
37
////                                                              ////
38
//// You should have received a copy of the GNU Lesser General    ////
39
//// Public License along with this source; if not, download it   ////
40
//// from http://www.opencores.org/lgpl.shtml                     ////
41
////                                                              ////
42
//////////////////////////////////////////////////////////////////////
43
//
44
// CVS Revision History
45
//
46
// $Log: not supported by cvs2svn $
47
// Revision 1.1  2002/01/03 08:16:15  lampret
48
// New prefixes for RTL files, prefixed module names. Updated cache controllers and MMUs.
49
//
50
// Revision 1.4  2001/12/04 05:02:35  lampret
51
// Added OR1200_GENERIC_MULTP2_32X32 and OR1200_ASIC_MULTP2_32X32
52
//
53
// Revision 1.3  2001/10/21 17:57:16  lampret
54
// Removed params from generic_XX.v. Added translate_off/on in sprs.v and id.v. Removed spr_addr from dc.v and ic.v. Fixed CR+LF.
55
//
56
// Revision 1.2  2001/10/14 13:12:09  lampret
57
// MP3 version.
58
//
59
// Revision 1.1.1.1  2001/10/06 10:18:36  igorm
60
// no message
61
//
62
// Revision 1.2  2001/08/09 13:39:33  lampret
63
// Major clean-up.
64
//
65
// Revision 1.1  2001/07/20 00:46:03  lampret
66
// Development version of RTL. Libraries are missing.
67
//
68
//
69
 
70
// synopsys translate_off
71
`include "timescale.v"
72
// synopsys translate_on
73
`include "or1200_defines.v"
74
 
75
// 32x32 multiplier, no input/output registers
76
// Registers inside Wallace trees every 8 full adder levels,
77
// with first pipeline after level 4
78
 
79
`ifdef OR1200_GENERIC_MULTP2_32X32
80
 
81
`define OR1200_W 32
82
`define OR1200_WW 64
83
 
84
module or1200_gmultp2_32x32_cm4 (
85
                clk_i_cml_1,
86
                clk_i_cml_2,
87
                clk_i_cml_3,
88
                 X, Y, CLK, RST, P );
89
 
90
 
91
input clk_i_cml_1;
92
input clk_i_cml_2;
93
input clk_i_cml_3;
94
reg [ 64 - 1 : 0 ] p0_cml_3;
95
reg [ 64 - 1 : 0 ] p0_cml_2;
96
reg [ 64 - 1 : 0 ] p0_cml_1;
97
reg [ 64 - 1 : 0 ] p1_cml_3;
98
reg [ 64 - 1 : 0 ] p1_cml_2;
99
reg [ 64 - 1 : 0 ] p1_cml_1;
100
 
101
 
102
 
103
input   [`OR1200_W-1:0]  X;
104
input   [`OR1200_W-1:0]  Y;
105
input           CLK;
106
input           RST;
107
output  [`OR1200_WW-1:0]  P;
108
 
109
reg     [`OR1200_WW-1:0]  p0;
110
reg     [`OR1200_WW-1:0]  p1;
111
integer                   xi;
112
integer                   yi;
113
 
114
//
115
// Conversion unsigned to signed
116
//
117
always @(X)
118
        xi <= X;
119
 
120
//
121
// Conversion unsigned to signed
122
//
123
always @(Y)
124
        yi <= Y;
125
 
126
//
127
// First multiply stage
128
//
129
 
130
 
131
// SynEDA CoreMultiplier
132
// assignment(s): p0
133
// replace(s): p0
134
always @(posedge CLK)
135
                p0 <= #1 xi * yi;
136
 
137
 
138
//
139
// Second multiply stage
140
//
141
 
142
// SynEDA CoreMultiplier
143
// assignment(s): p1
144
// replace(s): p0, p1
145
always @(posedge CLK)
146
                p1 <= #1 p0_cml_3;
147
 
148
 
149
// SynEDA CoreMultiplier
150
// assignment(s): P
151
// replace(s): p1
152
assign P = p1_cml_3;
153
 
154
 
155
always @ (posedge clk_i_cml_1) begin
156
p0_cml_1 <= p0;
157
p1_cml_1 <= p1;
158
end
159
always @ (posedge clk_i_cml_2) begin
160
p0_cml_2 <= p0_cml_1;
161
p1_cml_2 <= p1_cml_1;
162
end
163
always @ (posedge clk_i_cml_3) begin
164
p0_cml_3 <= p0_cml_2;
165
p1_cml_3 <= p1_cml_2;
166
end
167
endmodule
168
 
169
 
170
`endif

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.