OpenCores
URL https://opencores.org/ocsvn/pc_fpga_com/pc_fpga_com/trunk

Subversion Repositories pc_fpga_com

[/] [pc_fpga_com/] [trunk/] [UDP_IP_CORE_FLEX_Virtex5/] [comp_11b_equal.vhd] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 NikosAl
--------------------------------------------------------------------------------
2
-- Copyright (c) 1995-2008 Xilinx, Inc.  All rights reserved.
3
--------------------------------------------------------------------------------
4
--   ____  ____
5
--  /   /\/   /
6
-- /___/  \  /    Vendor: Xilinx
7
-- \   \   \/     Version: K.39
8
--  \   \         Application: netgen
9
--  /   /         Filename: comp_11b_equal.vhd
10
-- /___/   /\     Timestamp: Mon Nov 30 16:37:25 2009
11
-- \   \  /  \ 
12
--  \___\/\___\
13
--             
14
-- Command      : -intstyle ise -w -sim -ofmt vhdl C:\PHd_Projects\The_Felsenstein_CoProcessor\COREGEN_Design\tmp\_cg\comp_11b_equal.ngc C:\PHd_Projects\The_Felsenstein_CoProcessor\COREGEN_Design\tmp\_cg\comp_11b_equal.vhd 
15
-- Device       : 5vsx95tff1136-1
16
-- Input file   : C:/PHd_Projects/The_Felsenstein_CoProcessor/COREGEN_Design/tmp/_cg/comp_11b_equal.ngc
17
-- Output file  : C:/PHd_Projects/The_Felsenstein_CoProcessor/COREGEN_Design/tmp/_cg/comp_11b_equal.vhd
18
-- # of Entities        : 1
19
-- Design Name  : comp_11b_equal
20
-- Xilinx       : C:\Xilinx\10.1\ISE
21
--             
22
-- Purpose:    
23
--     This VHDL netlist is a verification model and uses simulation 
24
--     primitives which may not represent the true implementation of the 
25
--     device, however the netlist is functionally correct and should not 
26
--     be modified. This file cannot be synthesized and should only be used 
27
--     with supported simulation tools.
28
--             
29
-- Reference:  
30
--     Development System Reference Guide, Chapter 23
31
--     Synthesis and Simulation Design Guide, Chapter 6
32
--             
33
--------------------------------------------------------------------------------
34
 
35
 
36
-- synthesis translate_off
37
library IEEE;
38
use IEEE.STD_LOGIC_1164.ALL;
39
library UNISIM;
40
use UNISIM.VCOMPONENTS.ALL;
41
use UNISIM.VPKG.ALL;
42
 
43
entity comp_11b_equal is
44
  port (
45
    qa_eq_b : out STD_LOGIC;
46
    clk : in STD_LOGIC := 'X';
47
    a : in STD_LOGIC_VECTOR ( 10 downto 0 );
48
    b : in STD_LOGIC_VECTOR ( 10 downto 0 )
49
  );
50
end comp_11b_equal;
51
 
52
architecture STRUCTURE of comp_11b_equal is
53
  signal BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o189_29 : STD_LOGIC;
54
 
55
  signal BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o139_28 : STD_LOGIC;
56
 
57
  signal BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o62_27 : STD_LOGIC;
58
 
59
  signal BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o26_26 : STD_LOGIC;
60
 
61
  signal BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_temp_result : STD_LOGIC;
62
  signal BU2_a_ge_b : STD_LOGIC;
63
  signal NLW_VCC_P_UNCONNECTED : STD_LOGIC;
64
  signal NLW_GND_G_UNCONNECTED : STD_LOGIC;
65
  signal a_2 : STD_LOGIC_VECTOR ( 10 downto 0 );
66
  signal b_3 : STD_LOGIC_VECTOR ( 10 downto 0 );
67
begin
68
  a_2(10) <= a(10);
69
  a_2(9) <= a(9);
70
  a_2(8) <= a(8);
71
  a_2(7) <= a(7);
72
  a_2(6) <= a(6);
73
  a_2(5) <= a(5);
74
  a_2(4) <= a(4);
75
  a_2(3) <= a(3);
76
  a_2(2) <= a(2);
77
  a_2(1) <= a(1);
78
  a_2(0) <= a(0);
79
  b_3(10) <= b(10);
80
  b_3(9) <= b(9);
81
  b_3(8) <= b(8);
82
  b_3(7) <= b(7);
83
  b_3(6) <= b(6);
84
  b_3(5) <= b(5);
85
  b_3(4) <= b(4);
86
  b_3(3) <= b(3);
87
  b_3(2) <= b(2);
88
  b_3(1) <= b(1);
89
  b_3(0) <= b(0);
90
  VCC_0 : VCC
91
    port map (
92
      P => NLW_VCC_P_UNCONNECTED
93
    );
94
  GND_1 : GND
95
    port map (
96
      G => NLW_GND_G_UNCONNECTED
97
    );
98
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o206 :
99
LUT6
100
    generic map(
101
      INIT => X"9000000000000000"
102
    )
103
    port map (
104
      I0 => a_2(2),
105
      I1 => b_3(2),
106
      I2 =>
107
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o26_26
108
,
109
      I3 =>
110
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o62_27
111
,
112
      I4 =>
113
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o139_28
114
,
115
      I5 =>
116
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o189_29
117
,
118
      O => BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_temp_result
119
    );
120
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o189 :
121
LUT6
122
    generic map(
123
      INIT => X"9009000000009009"
124
    )
125
    port map (
126
      I0 => a_2(5),
127
      I1 => b_3(5),
128
      I2 => a_2(6),
129
      I3 => b_3(6),
130
      I4 => a_2(7),
131
      I5 => b_3(7),
132
      O =>
133
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o189_29
134
 
135
    );
136
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o139 :
137
LUT6
138
    generic map(
139
      INIT => X"9009000000009009"
140
    )
141
    port map (
142
      I0 => a_2(8),
143
      I1 => b_3(8),
144
      I2 => a_2(9),
145
      I3 => b_3(9),
146
      I4 => a_2(10),
147
      I5 => b_3(10),
148
      O =>
149
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o139_28
150
 
151
    );
152
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o62 :
153
LUT4
154
    generic map(
155
      INIT => X"9009"
156
    )
157
    port map (
158
      I0 => a_2(3),
159
      I1 => b_3(3),
160
      I2 => a_2(4),
161
      I3 => b_3(4),
162
      O =>
163
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o62_27
164
 
165
    );
166
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o26 :
167
LUT4
168
    generic map(
169
      INIT => X"9009"
170
    )
171
    port map (
172
      I0 => a_2(0),
173
      I1 => b_3(0),
174
      I2 => a_2(1),
175
      I3 => b_3(1),
176
      O =>
177
BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_i_use_carry_plus_luts_lut_and_i_gate_bit_tier_gen_1_i_tier_loop_tiles_0_i_tile_o26_26
178
 
179
    );
180
  BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_gen_output_reg_output_reg_fd_output_1 : FD
181
    generic map(
182
      INIT => '0'
183
    )
184
    port map (
185
      C => clk,
186
      D => BU2_U0_gen_structure_logic_gen_nonpipelined_a_equal_notequal_b_i_a_eq_ne_b_temp_result,
187
      Q => qa_eq_b
188
    );
189
  BU2_XST_GND : GND
190
    port map (
191
      G => BU2_a_ge_b
192
    );
193
 
194
end STRUCTURE;
195
 
196
-- synthesis translate_on

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.