OpenCores
URL https://opencores.org/ocsvn/pcie_sg_dma/pcie_sg_dma/trunk

Subversion Repositories pcie_sg_dma

[/] [pcie_sg_dma/] [branches/] [Virtex6/] [ML605_ISE12.3/] [ipcore_dir_ISE12.1/] [v6_afifo_8x8.v] - Blame information for rev 11

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 barabba
/*******************************************************************************
2
*     This file is owned and controlled by Xilinx and must be used             *
3
*     solely for design, simulation, implementation and creation of            *
4
*     design files limited to Xilinx devices or technologies. Use              *
5
*     with non-Xilinx devices or technologies is expressly prohibited          *
6
*     and immediately terminates your license.                                 *
7
*                                                                              *
8
*     XILINX IS PROVIDING THIS DESIGN, CODE, OR INFORMATION "AS IS"            *
9
*     SOLELY FOR USE IN DEVELOPING PROGRAMS AND SOLUTIONS FOR                  *
10
*     XILINX DEVICES.  BY PROVIDING THIS DESIGN, CODE, OR INFORMATION          *
11
*     AS ONE POSSIBLE IMPLEMENTATION OF THIS FEATURE, APPLICATION              *
12
*     OR STANDARD, XILINX IS MAKING NO REPRESENTATION THAT THIS                *
13
*     IMPLEMENTATION IS FREE FROM ANY CLAIMS OF INFRINGEMENT,                  *
14
*     AND YOU ARE RESPONSIBLE FOR OBTAINING ANY RIGHTS YOU MAY REQUIRE         *
15
*     FOR YOUR IMPLEMENTATION.  XILINX EXPRESSLY DISCLAIMS ANY                 *
16
*     WARRANTY WHATSOEVER WITH RESPECT TO THE ADEQUACY OF THE                  *
17
*     IMPLEMENTATION, INCLUDING BUT NOT LIMITED TO ANY WARRANTIES OR           *
18
*     REPRESENTATIONS THAT THIS IMPLEMENTATION IS FREE FROM CLAIMS OF          *
19
*     INFRINGEMENT, IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS          *
20
*     FOR A PARTICULAR PURPOSE.                                                *
21
*                                                                              *
22
*     Xilinx products are not intended for use in life support                 *
23
*     appliances, devices, or systems. Use in such applications are            *
24
*     expressly prohibited.                                                    *
25
*                                                                              *
26
*     (c) Copyright 1995-2009 Xilinx, Inc.                                     *
27
*     All rights reserved.                                                     *
28
*******************************************************************************/
29
// The synthesis directives "translate_off/translate_on" specified below are
30
// supported by Xilinx, Mentor Graphics and Synplicity synthesis
31
// tools. Ensure they are correct for your synthesis tool(s).
32
 
33
// You must compile the wrapper file v6_afifo_8x8.v when simulating
34
// the core, v6_afifo_8x8. When compiling the wrapper file, be sure to
35
// reference the XilinxCoreLib Verilog simulation library. For detailed
36
// instructions, please refer to the "CORE Generator Help".
37
 
38
`timescale 1ns/1ps
39
 
40
module v6_afifo_8x8(
41
        rst,
42
        wr_clk,
43
        rd_clk,
44
        din,
45
        wr_en,
46
        rd_en,
47
        dout,
48
        full,
49
        empty);
50
 
51
 
52
input rst;
53
input wr_clk;
54
input rd_clk;
55
input [7 : 0] din;
56
input wr_en;
57
input rd_en;
58
output [7 : 0] dout;
59
output full;
60
output empty;
61
 
62
// synthesis translate_off
63
 
64
      FIFO_GENERATOR_V5_3 #(
65
                .C_COMMON_CLOCK(0),
66
                .C_COUNT_TYPE(0),
67
                .C_DATA_COUNT_WIDTH(4),
68
                .C_DEFAULT_VALUE("BlankString"),
69
                .C_DIN_WIDTH(8),
70
                .C_DOUT_RST_VAL("0"),
71
                .C_DOUT_WIDTH(8),
72
                .C_ENABLE_RLOCS(0),
73
                .C_ENABLE_RST_SYNC(1),
74
                .C_ERROR_INJECTION_TYPE(0),
75
                .C_FAMILY("virtex6"),
76
                .C_FULL_FLAGS_RST_VAL(1),
77
                .C_HAS_ALMOST_EMPTY(0),
78
                .C_HAS_ALMOST_FULL(0),
79
                .C_HAS_BACKUP(0),
80
                .C_HAS_DATA_COUNT(0),
81
                .C_HAS_INT_CLK(0),
82
                .C_HAS_MEMINIT_FILE(0),
83
                .C_HAS_OVERFLOW(0),
84
                .C_HAS_RD_DATA_COUNT(0),
85
                .C_HAS_RD_RST(0),
86
                .C_HAS_RST(1),
87
                .C_HAS_SRST(0),
88
                .C_HAS_UNDERFLOW(0),
89
                .C_HAS_VALID(0),
90
                .C_HAS_WR_ACK(0),
91
                .C_HAS_WR_DATA_COUNT(0),
92
                .C_HAS_WR_RST(0),
93
                .C_IMPLEMENTATION_TYPE(2),
94
                .C_INIT_WR_PNTR_VAL(0),
95
                .C_MEMORY_TYPE(2),
96
                .C_MIF_FILE_NAME("BlankString"),
97
                .C_MSGON_VAL(1),
98
                .C_OPTIMIZATION_MODE(0),
99
                .C_OVERFLOW_LOW(0),
100
                .C_PRELOAD_LATENCY(1),
101
                .C_PRELOAD_REGS(0),
102
                .C_PRIM_FIFO_TYPE("512x36"),
103
                .C_PROG_EMPTY_THRESH_ASSERT_VAL(2),
104
                .C_PROG_EMPTY_THRESH_NEGATE_VAL(3),
105
                .C_PROG_EMPTY_TYPE(0),
106
                .C_PROG_FULL_THRESH_ASSERT_VAL(13),
107
                .C_PROG_FULL_THRESH_NEGATE_VAL(12),
108
                .C_PROG_FULL_TYPE(0),
109
                .C_RD_DATA_COUNT_WIDTH(4),
110
                .C_RD_DEPTH(16),
111
                .C_RD_FREQ(1),
112
                .C_RD_PNTR_WIDTH(4),
113
                .C_UNDERFLOW_LOW(0),
114
                .C_USE_DOUT_RST(1),
115
                .C_USE_ECC(0),
116
                .C_USE_EMBEDDED_REG(0),
117
                .C_USE_FIFO16_FLAGS(0),
118
                .C_USE_FWFT_DATA_COUNT(0),
119
                .C_VALID_LOW(0),
120
                .C_WR_ACK_LOW(0),
121
                .C_WR_DATA_COUNT_WIDTH(4),
122
                .C_WR_DEPTH(16),
123
                .C_WR_FREQ(1),
124
                .C_WR_PNTR_WIDTH(4),
125
                .C_WR_RESPONSE_LATENCY(1))
126
        inst (
127
                .RST(rst),
128
                .WR_CLK(wr_clk),
129
                .RD_CLK(rd_clk),
130
                .DIN(din),
131
                .WR_EN(wr_en),
132
                .RD_EN(rd_en),
133
                .DOUT(dout),
134
                .FULL(full),
135
                .EMPTY(empty),
136
                .BACKUP(),
137
                .BACKUP_MARKER(),
138
                .CLK(),
139
                .SRST(),
140
                .WR_RST(),
141
                .RD_RST(),
142
                .PROG_EMPTY_THRESH(),
143
                .PROG_EMPTY_THRESH_ASSERT(),
144
                .PROG_EMPTY_THRESH_NEGATE(),
145
                .PROG_FULL_THRESH(),
146
                .PROG_FULL_THRESH_ASSERT(),
147
                .PROG_FULL_THRESH_NEGATE(),
148
                .INT_CLK(),
149
                .INJECTDBITERR(),
150
                .INJECTSBITERR(),
151
                .ALMOST_FULL(),
152
                .WR_ACK(),
153
                .OVERFLOW(),
154
                .ALMOST_EMPTY(),
155
                .VALID(),
156
                .UNDERFLOW(),
157
                .DATA_COUNT(),
158
                .RD_DATA_COUNT(),
159
                .WR_DATA_COUNT(),
160
                .PROG_FULL(),
161
                .PROG_EMPTY(),
162
                .SBITERR(),
163
                .DBITERR());
164
 
165
 
166
// synthesis translate_on
167
 
168
// XST black box declaration
169
// box_type "black_box"
170
// synthesis attribute box_type of v6_afifo_8x8 is "black_box"
171
 
172
endmodule
173
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.