OpenCores
URL https://opencores.org/ocsvn/pcie_sg_dma/pcie_sg_dma/trunk

Subversion Repositories pcie_sg_dma

[/] [pcie_sg_dma/] [branches/] [Virtex6/] [ML605_ISE12.3/] [ipcore_dir_ISE12.3/] [_xmsgs/] [xst.xmsgs] - Blame information for rev 11

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 barabba
2
7
8
Message file "usenglish/ip.msg" wasn't found.
9
10
 
11
0: (0,0)   : 8x4096        u:8
12
13
 
14
1: (8,0)         : 8x4096        u:8
15
16
 
17
2: (16,0)        : 8x4096        u:8
18
19
 
20
3: (24,0)        : 8x4096        u:8
21
22
 
23
4: (32,0)        : 8x4096        u:8
24
25
 
26
5: (40,0)        : 8x4096        u:8
27
28
 
29
6: (48,0)        : 8x4096        u:8
30
31
 
32
7: (56,0)        : 8x4096        u:8
33
34
 
35
0: (0,0)   : 8x4096        u:8
36
37
 
38
1: (8,0)         : 8x4096        u:8
39
40
 
41
2: (16,0)        : 8x4096        u:8
42
43
 
44
3: (24,0)        : 8x4096        u:8
45
46
 
47
4: (32,0)        : 8x4096        u:8
48
49
 
50
5: (40,0)        : 8x4096        u:8
51
52
 
53
6: (48,0)        : 8x4096        u:8
54
55
 
56
7: (56,0)        : 8x4096        u:8
57
58
 
59
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_prim_width.vhd" Line 976: Range is empty (null range)
60
61
 
62
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_prim_width.vhd" Line 976: Assignment ignored
63
64
 
65
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_prim_width.vhd" Line 977: Range is empty (null range)
66
67
 
68
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_prim_width.vhd" Line 977: Assignment ignored
69
70
 
71
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_prim_width.vhd" Line 428: Net <dina_pad[8]> does not have a driver.
72
73
 
74
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_prim_width.vhd" Line 432: Net <dinb_pad[8]> does not have a driver.
75
76
 
77
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_mux.vhd" Line 428: Comparison between arrays of unequal length always returns FALSE.
78
79
 
80
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_mux.vhd" Line 455: Comparison between arrays of unequal length always returns TRUE.
81
82
 
83
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_mux.vhd" Line 459: Comparison between arrays of unequal length always returns FALSE.
84
85
 
86
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_mux.vhd" Line 470: Comparison between arrays of unequal length always returns FALSE.
87
88
 
89
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" Line 445: Net <sbiterr_array[15]> does not have a driver.
90
91
 
92
".\tmp\_cg\_bbx\blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" Line 446: Net <dbiterr_array[15]> does not have a driver.
93
94
 
95
Input <RSTA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
96
97
 
98
Input <ENA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
99
100
 
101
Input <REGCEA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
102
103
 
104
Input <RSTB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
105
106
 
107
Input <ENB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
108
109
 
110
Input <REGCEB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
111
112
 
113
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
114
115
 
116
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
117
118
 
119
Signal <INJECTDBITERR_I> is used but never assigned. This sourceless signal will be automatically connected to value GND.
120
121
 
122
Signal <INJECTSBITERR_I> is used but never assigned. This sourceless signal will be automatically connected to value GND.
123
124
 
125
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
126
127
 
128
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
129
130
 
131
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[0].ram.r> is unconnected or connected to loadless signal.
132
133
 
134
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[0].ram.r> is unconnected or connected to loadless signal.
135
136
 
137
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[1].ram.r> is unconnected or connected to loadless signal.
138
139
 
140
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[1].ram.r> is unconnected or connected to loadless signal.
141
142
 
143
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[2].ram.r> is unconnected or connected to loadless signal.
144
145
 
146
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[2].ram.r> is unconnected or connected to loadless signal.
147
148
 
149
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[3].ram.r> is unconnected or connected to loadless signal.
150
151
 
152
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[3].ram.r> is unconnected or connected to loadless signal.
153
154
 
155
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[4].ram.r> is unconnected or connected to loadless signal.
156
157
 
158
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[4].ram.r> is unconnected or connected to loadless signal.
159
160
 
161
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[5].ram.r> is unconnected or connected to loadless signal.
162
163
 
164
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[5].ram.r> is unconnected or connected to loadless signal.
165
166
 
167
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[6].ram.r> is unconnected or connected to loadless signal.
168
169
 
170
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[6].ram.r> is unconnected or connected to loadless signal.
171
172
 
173
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <SBITERR> of the instance <ramloop[7].ram.r> is unconnected or connected to loadless signal.
174
175
 
176
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1337: Output port <DBITERR> of the instance <ramloop[7].ram.r> is unconnected or connected to loadless signal.
177
178
 
179
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1599: Output port <RDADDRECC> of the instance <has_mux_a.A> is unconnected or connected to loadless signal.
180
181
 
182
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1599: Output port <SBITERR> of the instance <has_mux_a.A> is unconnected or connected to loadless signal.
183
184
 
185
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1599: Output port <DBITERR> of the instance <has_mux_a.A> is unconnected or connected to loadless signal.
186
187
 
188
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1743: Output port <RDADDRECC> of the instance <has_mux_b.B> is unconnected or connected to loadless signal.
189
190
 
191
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1743: Output port <SBITERR> of the instance <has_mux_b.B> is unconnected or connected to loadless signal.
192
193
 
194
"c:/temp/xilinx pci express/pcie-v6-ml605_ise12_user/ipcore_dir_update/tmp/_cg/_bbx/blk_mem_gen_v4_3/blk_mem_gen_generic_cstr.vhd" line 1743: Output port <DBITERR> of the instance <has_mux_b.B> is unconnected or connected to loadless signal.
195
196
 
197
Signal <RDADDRECC> is used but never assigned. This sourceless signal will be automatically connected to value GND.
198
199
 
200
Signal 'sbiterr_array', unconnected in block 'blk_mem_gen_generic_cstr', is tied to its initial value (0000000000000000).
201
202
 
203
Signal 'dbiterr_array', unconnected in block 'blk_mem_gen_generic_cstr', is tied to its initial value (0000000000000000).
204
205
 
206
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
207
208
 
209
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
210
211
 
212
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_1', is tied to its initial value (0).
213
214
 
215
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_1', is tied to its initial value (0).
216
217
 
218
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
219
220
 
221
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
222
223
 
224
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
225
226
 
227
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
228
229
 
230
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
231
232
 
233
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
234
235
 
236
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_2', is tied to its initial value (0).
237
238
 
239
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_2', is tied to its initial value (0).
240
241
 
242
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
243
244
 
245
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
246
247
 
248
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
249
250
 
251
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
252
253
 
254
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
255
256
 
257
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
258
259
 
260
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_3', is tied to its initial value (0).
261
262
 
263
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_3', is tied to its initial value (0).
264
265
 
266
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
267
268
 
269
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
270
271
 
272
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
273
274
 
275
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
276
277
 
278
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
279
280
 
281
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
282
283
 
284
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_4', is tied to its initial value (0).
285
286
 
287
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_4', is tied to its initial value (0).
288
289
 
290
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
291
292
 
293
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
294
295
 
296
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
297
298
 
299
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
300
301
 
302
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
303
304
 
305
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
306
307
 
308
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_5', is tied to its initial value (0).
309
310
 
311
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_5', is tied to its initial value (0).
312
313
 
314
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
315
316
 
317
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
318
319
 
320
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
321
322
 
323
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
324
325
 
326
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
327
328
 
329
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
330
331
 
332
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_6', is tied to its initial value (0).
333
334
 
335
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_6', is tied to its initial value (0).
336
337
 
338
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
339
340
 
341
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
342
343
 
344
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
345
346
 
347
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
348
349
 
350
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
351
352
 
353
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
354
355
 
356
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_7', is tied to its initial value (0).
357
358
 
359
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_7', is tied to its initial value (0).
360
361
 
362
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
363
364
 
365
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
366
367
 
368
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
369
370
 
371
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
372
373
 
374
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
375
376
 
377
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
378
379
 
380
Signal 'dina_pad<8>', unconnected in block 'blk_mem_gen_prim_width_8', is tied to its initial value (0).
381
382
 
383
Signal 'dinb_pad<8>', unconnected in block 'blk_mem_gen_prim_width_8', is tied to its initial value (0).
384
385
 
386
Input <SSRA> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
387
388
 
389
Input <SSRB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
390
391
 
392
Input <INJECTSBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
393
394
 
395
Input <INJECTDBITERR> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
396
397
 
398
Signal <SBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
399
400
 
401
Signal <DBITERR> is used but never assigned. This sourceless signal will be automatically connected to value GND.
402
403
 
404
Input <MUX_RST<0:0>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
405
406
 
407
Input <MUX_REGCE<0:0>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
408
409
 
410
Input <ADDR_IN<11:0>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
411
412
 
413
Input <SBITERRIN<15:0>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
414
415
 
416
Input <DBITERRIN<15:0>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
417
418
 
419
Input <MEM_LAT_RST> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
420
421
 
422
Input <MEM_REG_RST> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
423
424
 
425
Input <MEM_REGCE> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
426
427
 
428
Input <WE> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
429
430
 
431
Input <RDADDRECC_I<11:0>> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
432
433
 
434
Input <CLKB> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
435
436
 
437
Input <SBITERR_I> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
438
439
 
440
Input <DBITERR_I> is never used. This port will be preserved and left unconnected if it belongs to a top-level block or it belongs to a sub-block and the hierarchy of this sub-block is preserved.
441
442
 
443
Signal <RDADDRECC> is used but never assigned. This sourceless signal will be automatically connected to value GND.
444
445
 
446
Node <has_mux_b.B/sel_pipe_0> of sequential type is unconnected in block <blk_mem_gen_generic_cstr>.
447
448
 
449
Node <has_mux_a.A/sel_pipe_0> of sequential type is unconnected in block <blk_mem_gen_generic_cstr>.
450
451
 
452
HDL ADVISOR - Some clock signals were not automatically buffered by XST with BUFG/BUFR resources. Please use the buffer_type constraint in order to insert these buffers to the clock signals to help prevent skew problems.
453
454
 
455
456
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.