OpenCores
URL https://opencores.org/ocsvn/pcie_sg_dma/pcie_sg_dma/trunk

Subversion Repositories pcie_sg_dma

[/] [pcie_sg_dma/] [branches/] [Virtex6/] [ML605_ISE12.3/] [ipcore_dir_ISE12.3/] [v6_afifo_8x8.xco] - Blame information for rev 11

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 barabba
##############################################################
2
#
3
# Xilinx Core Generator version 12.3
4
# Date: Mon Mar 12 14:33:27 2012
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
# BEGIN Project Options
16
SET addpads = false
17
SET asysymbol = true
18
SET busformat = BusFormatAngleBracketNotRipped
19
SET createndf = false
20
SET designentry = VHDL
21
SET device = xc6vlx240t
22
SET devicefamily = virtex6
23
SET flowvendor = Foundation_ISE
24
SET formalverification = false
25
SET foundationsym = false
26
SET implementationfiletype = Ngc
27
SET package = ff1156
28
SET removerpms = false
29
SET simulationfiles = Behavioral
30
SET speedgrade = -1
31
SET verilogsim = true
32
SET vhdlsim = true
33
# END Project Options
34
# BEGIN Select
35
SELECT Fifo_Generator family Xilinx,_Inc. 7.2
36
# END Select
37
# BEGIN Parameters
38
CSET add_ngc_constraint_axi=false
39
CSET almost_empty_flag=false
40
CSET almost_full_flag=false
41
CSET aruser_width=1
42
CSET awuser_width=1
43
CSET axi_address_width=32
44
CSET axi_data_width=64
45
CSET axi_type=AXI4_Stream
46
CSET axis_type=FIFO
47
CSET buser_width=1
48
CSET clock_enable_type=Slave_Interface_Clock_Enable
49
CSET clock_type_axi=Common_Clock
50
CSET component_name=v6_afifo_8x8
51
CSET data_count=false
52
CSET data_count_width=4
53
CSET disable_timing_violations=false
54
CSET disable_timing_violations_axi=false
55
CSET dout_reset_value=0
56
CSET empty_threshold_assert_value=2
57
CSET empty_threshold_assert_value_axis=1022
58
CSET empty_threshold_assert_value_rach=1022
59
CSET empty_threshold_assert_value_rdch=1022
60
CSET empty_threshold_assert_value_wach=1022
61
CSET empty_threshold_assert_value_wdch=1022
62
CSET empty_threshold_assert_value_wrch=1022
63
CSET empty_threshold_negate_value=3
64
CSET enable_aruser=false
65
CSET enable_awuser=false
66
CSET enable_buser=false
67
CSET enable_common_overflow=false
68
CSET enable_common_underflow=false
69
CSET enable_data_counts_axis=false
70
CSET enable_data_counts_rach=false
71
CSET enable_data_counts_rdch=false
72
CSET enable_data_counts_wach=false
73
CSET enable_data_counts_wdch=false
74
CSET enable_data_counts_wrch=false
75
CSET enable_ecc=false
76
CSET enable_ecc_axis=false
77
CSET enable_ecc_rach=false
78
CSET enable_ecc_rdch=false
79
CSET enable_ecc_wach=false
80
CSET enable_ecc_wdch=false
81
CSET enable_ecc_wrch=false
82
CSET enable_handshake_flag_options_axis=false
83
CSET enable_handshake_flag_options_rach=false
84
CSET enable_handshake_flag_options_rdch=false
85
CSET enable_handshake_flag_options_wach=false
86
CSET enable_handshake_flag_options_wdch=false
87
CSET enable_handshake_flag_options_wrch=false
88
CSET enable_read_channel=false
89
CSET enable_reset_synchronization=true
90
CSET enable_ruser=false
91
CSET enable_tdata=false
92
CSET enable_tdest=false
93
CSET enable_tid=false
94
CSET enable_tkeep=false
95
CSET enable_tlast=false
96
CSET enable_tready=true
97
CSET enable_tstrobe=false
98
CSET enable_tuser=false
99
CSET enable_write_channel=false
100
CSET enable_wuser=false
101
CSET fifo_application_type_axis=Data_FIFO
102
CSET fifo_application_type_rach=Data_FIFO
103
CSET fifo_application_type_rdch=Data_FIFO
104
CSET fifo_application_type_wach=Data_FIFO
105
CSET fifo_application_type_wdch=Data_FIFO
106
CSET fifo_application_type_wrch=Data_FIFO
107
CSET fifo_implementation=Independent_Clocks_Distributed_RAM
108
CSET fifo_implementation_axis=Common_Clock_Block_RAM
109
CSET fifo_implementation_rach=Common_Clock_Block_RAM
110
CSET fifo_implementation_rdch=Common_Clock_Block_RAM
111
CSET fifo_implementation_wach=Common_Clock_Block_RAM
112
CSET fifo_implementation_wdch=Common_Clock_Block_RAM
113
CSET fifo_implementation_wrch=Common_Clock_Block_RAM
114
CSET full_flags_reset_value=1
115
CSET full_threshold_assert_value=13
116
CSET full_threshold_assert_value_axis=1023
117
CSET full_threshold_assert_value_rach=1023
118
CSET full_threshold_assert_value_rdch=1023
119
CSET full_threshold_assert_value_wach=1023
120
CSET full_threshold_assert_value_wdch=1023
121
CSET full_threshold_assert_value_wrch=1023
122
CSET full_threshold_negate_value=12
123
CSET id_width=4
124
CSET inject_dbit_error=false
125
CSET inject_dbit_error_axis=false
126
CSET inject_dbit_error_rach=false
127
CSET inject_dbit_error_rdch=false
128
CSET inject_dbit_error_wach=false
129
CSET inject_dbit_error_wdch=false
130
CSET inject_dbit_error_wrch=false
131
CSET inject_sbit_error=false
132
CSET inject_sbit_error_axis=false
133
CSET inject_sbit_error_rach=false
134
CSET inject_sbit_error_rdch=false
135
CSET inject_sbit_error_wach=false
136
CSET inject_sbit_error_wdch=false
137
CSET inject_sbit_error_wrch=false
138
CSET input_data_width=8
139
CSET input_depth=16
140
CSET input_depth_axis=1024
141
CSET input_depth_rach=16
142
CSET input_depth_rdch=1024
143
CSET input_depth_wach=16
144
CSET input_depth_wdch=1024
145
CSET input_depth_wrch=16
146
CSET interface_type=Native
147
CSET output_data_width=8
148
CSET output_depth=16
149
CSET overflow_flag=false
150
CSET overflow_flag_axi=false
151
CSET overflow_sense=Active_High
152
CSET overflow_sense_axi=Active_High
153
CSET performance_options=Standard_FIFO
154
CSET programmable_empty_type=No_Programmable_Empty_Threshold
155
CSET programmable_empty_type_axis=Empty
156
CSET programmable_empty_type_rach=Empty
157
CSET programmable_empty_type_rdch=Empty
158
CSET programmable_empty_type_wach=Empty
159
CSET programmable_empty_type_wdch=Empty
160
CSET programmable_empty_type_wrch=Empty
161
CSET programmable_full_type=No_Programmable_Full_Threshold
162
CSET programmable_full_type_axis=Full
163
CSET programmable_full_type_rach=Full
164
CSET programmable_full_type_rdch=Full
165
CSET programmable_full_type_wach=Full
166
CSET programmable_full_type_wdch=Full
167
CSET programmable_full_type_wrch=Full
168
CSET rach_type=FIFO
169
CSET rdch_type=FIFO
170
CSET read_clock_frequency=1
171
CSET read_data_count=false
172
CSET read_data_count_width=4
173
CSET reset_pin=true
174
CSET reset_type=Asynchronous_Reset
175
CSET ruser_width=1
176
CSET tdata_width=64
177
CSET tdest_width=4
178
CSET tid_width=8
179
CSET tkeep_width=4
180
CSET tstrb_width=4
181
CSET tuser_width=4
182
CSET underflow_flag=false
183
CSET underflow_flag_axi=false
184
CSET underflow_sense=Active_High
185
CSET underflow_sense_axi=Active_High
186
CSET use_clock_enable=false
187
CSET use_dout_reset=true
188
CSET use_embedded_registers=false
189
CSET use_extra_logic=false
190
CSET valid_flag=false
191
CSET valid_sense=Active_High
192
CSET wach_type=FIFO
193
CSET wdch_type=FIFO
194
CSET wrch_type=FIFO
195
CSET write_acknowledge_flag=false
196
CSET write_acknowledge_sense=Active_High
197
CSET write_clock_frequency=1
198
CSET write_data_count=false
199
CSET write_data_count_width=4
200
CSET wuser_width=1
201
# END Parameters
202
GENERATE
203
# CRC: 56b1f2d4

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.