OpenCores
URL https://opencores.org/ocsvn/pcie_sg_dma/pcie_sg_dma/trunk

Subversion Repositories pcie_sg_dma

[/] [pcie_sg_dma/] [branches/] [Virtex6/] [ML605_ISE12.3/] [ipcore_dir_ISE12.3/] [v6_eb_fifo_counted_new.xco] - Blame information for rev 11

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 barabba
##############################################################
2
##############################################################
3
##############################################################
4
SET designentry = VHDL
5
SET BusFormat = BusFormatAngleBracketNotRipped
6
SET devicefamily = virtex6
7
SET device = xc6vlx240t
8
SET package = ff1156
9
SET speedgrade = -1
10
SET FlowVendor = Foundation_ISE
11
SET VerilogSim = True
12
SET VHDLSim = True
13
SELECT Fifo_Generator family Xilinx,_Inc. 7.2
14
CSET add_ngc_constraint_axi=false
15
CSET almost_empty_flag=false
16
CSET almost_full_flag=false
17
CSET aruser_width=1
18
CSET awuser_width=1
19
CSET axi_address_width=32
20
CSET axi_data_width=64
21
CSET axi_type=AXI4_Stream
22
CSET axis_type=FIFO
23
CSET buser_width=1
24
CSET clock_enable_type=Slave_Interface_Clock_Enable
25
CSET clock_type_axi=Common_Clock
26
CSET component_name=v6_eb_fifo_counted_new
27
CSET data_count=false
28
CSET data_count_width=15
29
CSET disable_timing_violations=false
30
CSET disable_timing_violations_axi=false
31
CSET dout_reset_value=0
32
CSET empty_threshold_assert_value=4096
33
CSET empty_threshold_assert_value_axis=1022
34
CSET empty_threshold_assert_value_rach=1022
35
CSET empty_threshold_assert_value_rdch=1022
36
CSET empty_threshold_assert_value_wach=1022
37
CSET empty_threshold_assert_value_wdch=1022
38
CSET empty_threshold_assert_value_wrch=1022
39
CSET empty_threshold_negate_value=4097
40
CSET enable_aruser=false
41
CSET enable_awuser=false
42
CSET enable_buser=false
43
CSET enable_common_overflow=false
44
CSET enable_common_underflow=false
45
CSET enable_data_counts_axis=false
46
CSET enable_data_counts_rach=false
47
CSET enable_data_counts_rdch=false
48
CSET enable_data_counts_wach=false
49
CSET enable_data_counts_wdch=false
50
CSET enable_data_counts_wrch=false
51
CSET enable_ecc=false
52
CSET enable_ecc_axis=false
53
CSET enable_ecc_rach=false
54
CSET enable_ecc_rdch=false
55
CSET enable_ecc_wach=false
56
CSET enable_ecc_wdch=false
57
CSET enable_ecc_wrch=false
58
CSET enable_handshake_flag_options_axis=false
59
CSET enable_handshake_flag_options_rach=false
60
CSET enable_handshake_flag_options_rdch=false
61
CSET enable_handshake_flag_options_wach=false
62
CSET enable_handshake_flag_options_wdch=false
63
CSET enable_handshake_flag_options_wrch=false
64
CSET enable_read_channel=false
65
CSET enable_reset_synchronization=true
66
CSET enable_ruser=false
67
CSET enable_tdata=false
68
CSET enable_tdest=false
69
CSET enable_tid=false
70
CSET enable_tkeep=false
71
CSET enable_tlast=false
72
CSET enable_tready=true
73
CSET enable_tstrobe=false
74
CSET enable_tuser=false
75
CSET enable_write_channel=false
76
CSET enable_wuser=false
77
CSET fifo_application_type_axis=Data_FIFO
78
CSET fifo_application_type_rach=Data_FIFO
79
CSET fifo_application_type_rdch=Data_FIFO
80
CSET fifo_application_type_wach=Data_FIFO
81
CSET fifo_application_type_wdch=Data_FIFO
82
CSET fifo_application_type_wrch=Data_FIFO
83
CSET fifo_implementation=Independent_Clocks_Block_RAM
84
CSET fifo_implementation_axis=Common_Clock_Block_RAM
85
CSET fifo_implementation_rach=Common_Clock_Block_RAM
86
CSET fifo_implementation_rdch=Common_Clock_Block_RAM
87
CSET fifo_implementation_wach=Common_Clock_Block_RAM
88
CSET fifo_implementation_wdch=Common_Clock_Block_RAM
89
CSET fifo_implementation_wrch=Common_Clock_Block_RAM
90
CSET full_flags_reset_value=1
91
CSET full_threshold_assert_value=28671
92
CSET full_threshold_assert_value_axis=1023
93
CSET full_threshold_assert_value_rach=1023
94
CSET full_threshold_assert_value_rdch=1023
95
CSET full_threshold_assert_value_wach=1023
96
CSET full_threshold_assert_value_wdch=1023
97
CSET full_threshold_assert_value_wrch=1023
98
CSET full_threshold_negate_value=28670
99
CSET id_width=4
100
CSET inject_dbit_error=false
101
CSET inject_dbit_error_axis=false
102
CSET inject_dbit_error_rach=false
103
CSET inject_dbit_error_rdch=false
104
CSET inject_dbit_error_wach=false
105
CSET inject_dbit_error_wdch=false
106
CSET inject_dbit_error_wrch=false
107
CSET inject_sbit_error=false
108
CSET inject_sbit_error_axis=false
109
CSET inject_sbit_error_rach=false
110
CSET inject_sbit_error_rdch=false
111
CSET inject_sbit_error_wach=false
112
CSET inject_sbit_error_wdch=false
113
CSET inject_sbit_error_wrch=false
114
CSET input_data_width=72
115
CSET input_depth=32768
116
CSET input_depth_axis=1024
117
CSET input_depth_rach=16
118
CSET input_depth_rdch=1024
119
CSET input_depth_wach=16
120
CSET input_depth_wdch=1024
121
CSET input_depth_wrch=16
122
CSET interface_type=Native
123
CSET output_data_width=72
124
CSET output_depth=32768
125
CSET overflow_flag=false
126
CSET overflow_flag_axi=false
127
CSET overflow_sense=Active_High
128
CSET overflow_sense_axi=Active_High
129
CSET performance_options=Standard_FIFO
130
CSET programmable_empty_type=Single_Programmable_Empty_Threshold_Constant
131
CSET programmable_empty_type_axis=Empty
132
CSET programmable_empty_type_rach=Empty
133
CSET programmable_empty_type_rdch=Empty
134
CSET programmable_empty_type_wach=Empty
135
CSET programmable_empty_type_wdch=Empty
136
CSET programmable_empty_type_wrch=Empty
137
CSET programmable_full_type=Single_Programmable_Full_Threshold_Constant
138
CSET programmable_full_type_axis=Full
139
CSET programmable_full_type_rach=Full
140
CSET programmable_full_type_rdch=Full
141
CSET programmable_full_type_wach=Full
142
CSET programmable_full_type_wdch=Full
143
CSET programmable_full_type_wrch=Full
144
CSET rach_type=FIFO
145
CSET rdch_type=FIFO
146
CSET read_clock_frequency=1
147
CSET read_data_count=true
148
CSET read_data_count_width=15
149
CSET reset_pin=true
150
CSET reset_type=Asynchronous_Reset
151
CSET ruser_width=1
152
CSET tdata_width=64
153
CSET tdest_width=4
154
CSET tid_width=8
155
CSET tkeep_width=4
156
CSET tstrb_width=4
157
CSET tuser_width=4
158
CSET underflow_flag=false
159
CSET underflow_flag_axi=false
160
CSET underflow_sense=Active_High
161
CSET underflow_sense_axi=Active_High
162
CSET use_clock_enable=false
163
CSET use_dout_reset=true
164
CSET use_embedded_registers=false
165
CSET use_extra_logic=false
166
CSET valid_flag=true
167
CSET valid_sense=Active_High
168
CSET wach_type=FIFO
169
CSET wdch_type=FIFO
170
CSET wrch_type=FIFO
171
CSET write_acknowledge_flag=false
172
CSET write_acknowledge_sense=Active_High
173
CSET write_clock_frequency=1
174
CSET write_data_count=true
175
CSET write_data_count_width=15
176
CSET wuser_width=1

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.