OpenCores
URL https://opencores.org/ocsvn/pcie_sg_dma/pcie_sg_dma/trunk

Subversion Repositories pcie_sg_dma

[/] [pcie_sg_dma/] [branches/] [Virtex6/] [ML605_ISE12.3/] [pcie_sg_dma/] [Virtex6/] [ML605/] [v6_pcie_v1_3.xco] - Blame information for rev 11

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 11 barabba
##############################################################
2
#
3
# Xilinx Core Generator version 11.4
4
# Date: Wed Feb 03 11:13:55 2010
5
#
6
##############################################################
7
#
8
#  This file contains the customisation parameters for a
9
#  Xilinx CORE Generator IP GUI. It is strongly recommended
10
#  that you do not manually alter this file as it may cause
11
#  unexpected and unsupported behavior.
12
#
13
##############################################################
14
#
15
# BEGIN Project Options
16
SET addpads = False
17
SET asysymbol = True
18
SET busformat = BusFormatAngleBracketNotRipped
19
SET createndf = False
20
SET designentry = VHDL
21
SET device = xc6vlx240t
22
SET devicefamily = virtex6
23
SET flowvendor = Foundation_iSE
24
SET formalverification = False
25
SET foundationsym = False
26
SET implementationfiletype = Ngc
27
SET package = ff1156
28
SET removerpms = False
29
SET simulationfiles = Behavioral
30
SET speedgrade = -1
31
SET verilogsim = True
32
SET vhdlsim = True
33
# END Project Options
34
# BEGIN Select
35
SELECT Virtex-6_Integrated_Block_for_PCI_Express family Xilinx,_Inc. 1.3
36
# END Select
37
# BEGIN Parameters
38
CSET acceptable_l0s_latency=No_limit
39
CSET acceptable_l1_latency=No_limit
40
CSET ack_nak_timeout_func=Absolute
41
CSET ack_nak_timeout_value=0000
42
CSET bar0_64bit=false
43
CSET bar0_enabled=true
44
CSET bar0_prefetchable=false
45
CSET bar0_scale=Kilobytes
46
CSET bar0_size=64
47
CSET bar0_type=Memory
48
CSET bar1_64bit=false
49
CSET bar1_enabled=true
50
CSET bar1_prefetchable=false
51
CSET bar1_scale=Megabytes
52
CSET bar1_size=1
53
CSET bar1_type=Memory
54
CSET bar2_64bit=false
55
CSET bar2_enabled=true
56
CSET bar2_prefetchable=false
57
CSET bar2_scale=Kilobytes
58
CSET bar2_size=4
59
CSET bar2_type=Memory
60
CSET bar3_64bit=false
61
CSET bar3_enabled=false
62
CSET bar3_prefetchable=false
63
CSET bar3_scale=Kilobytes
64
CSET bar3_size=2
65
CSET bar3_type=N/A
66
CSET bar4_64bit=false
67
CSET bar4_enabled=false
68
CSET bar4_prefetchable=false
69
CSET bar4_scale=Kilobytes
70
CSET bar4_size=2
71
CSET bar4_type=N/A
72
CSET bar5_enabled=false
73
CSET bar5_prefetchable=false
74
CSET bar5_scale=Kilobytes
75
CSET bar5_size=2
76
CSET bar5_type=N/A
77
CSET base_class_menu=Simple_communication_controllers
78
CSET cardbus_cis_pointer=00000000
79
CSET class_code_base=05
80
CSET class_code_interface=00
81
CSET class_code_sub=00
82
CSET component_name=v6_pcie_v1_3
83
CSET cpl_finite=false
84
CSET cpl_timeout_disable_sup=false
85
CSET cpl_timeout_range=Range_B
86
CSET d0_pme_support=true
87
CSET d0_power_consumed=0
88
CSET d0_power_consumed_factor=0
89
CSET d0_power_dissipated=0
90
CSET d0_power_dissipated_factor=0
91
CSET d1_pme_support=true
92
CSET d1_power_consumed=0
93
CSET d1_power_consumed_factor=0
94
CSET d1_power_dissipated=0
95
CSET d1_power_dissipated_factor=0
96
CSET d1_support=false
97
CSET d2_pme_support=true
98
CSET d2_power_consumed=0
99
CSET d2_power_consumed_factor=0
100
CSET d2_power_dissipated=0
101
CSET d2_power_dissipated_factor=0
102
CSET d2_support=false
103
CSET d3_power_consumed=0
104
CSET d3_power_consumed_factor=0
105
CSET d3_power_dissipated=0
106
CSET d3_power_dissipated_factor=0
107
CSET d3cold_pme_support=false
108
CSET d3hot_pme_support=true
109
CSET de_emph=0
110
CSET device_id=0153
111
CSET device_port_type=PCI_Express_Endpoint_device
112
CSET device_specific_initialization=false
113
CSET dll_link_active_cap=false
114
CSET downstream_link_num=00
115
CSET dsn_enabled=true
116
CSET en_route_err_cor=false
117
CSET en_route_err_ftl=false
118
CSET en_route_err_nfl=false
119
CSET en_route_inta=false
120
CSET en_route_intb=false
121
CSET en_route_intc=false
122
CSET en_route_intd=false
123
CSET en_route_pm_pme=false
124
CSET en_route_pme_to=false
125
CSET en_route_pme_to_ack=false
126
CSET en_route_unlock=false
127
CSET enable_ack_nak_timer=false
128
CSET enable_lane_reversal=false
129
CSET enable_replay_timer=false
130
CSET enable_slot_clock_cfg=false
131
CSET expansion_rom_enabled=false
132
CSET expansion_rom_scale=Kilobytes
133
CSET expansion_rom_size=2
134
CSET ext_pci_cfg_space=false
135
CSET ext_pci_cfg_space_addr=3FF
136
CSET extended_tag_field=false
137
CSET force_no_scrambling=false
138
CSET gt_debug_ports=false
139
CSET hw_auton_spd_disable=false
140
CSET intx_generation=true
141
CSET io_base_limit_registers=Disabled
142
CSET legacy_interrupt=INTA
143
CSET link_speed=2.5_GT/s
144
CSET max_payload_size=512_bytes
145
CSET maximum_link_width=X4
146
CSET msi_64b=true
147
CSET msi_enabled=true
148
CSET msi_vec_mask=false
149
CSET msix_enabled=false
150
CSET msix_pba_bir=BAR_0
151
CSET msix_pba_offset=0
152
CSET msix_table_bir=BAR_0
153
CSET msix_table_offset=0
154
CSET msix_table_size=1
155
CSET multiple_message_capable=1_vector
156
CSET no_soft_reset=true
157
CSET pci_cfg_space=false
158
CSET pci_cfg_space_addr=3F
159
CSET pcie_blk_locn=X0Y0
160
CSET pcie_cap_slot_implemented=false
161
CSET pcie_debug_ports=false
162
CSET perf_level=High
163
CSET phantom_functions=No_function_number_bits_used
164
CSET pipe_pipeline=None
165
CSET prefetchable_memory_base_limit_registers=Disabled
166
CSET rcb=64_byte
167
CSET ref_clk_freq=100_MHz
168
CSET replay_timeout_func=Absolute
169
CSET replay_timeout_value=0000
170
CSET revision_id=06
171
CSET root_cap_crs=false
172
CSET slot_cap_attn_butn=false
173
CSET slot_cap_attn_ind=false
174
CSET slot_cap_elec_interlock=false
175
CSET slot_cap_hotplug_cap=false
176
CSET slot_cap_hotplug_surprise=false
177
CSET slot_cap_mrl=false
178
CSET slot_cap_no_cmd_comp_sup=false
179
CSET slot_cap_physical_slot_num=0
180
CSET slot_cap_pwr_ctrl=false
181
CSET slot_cap_pwr_ind=false
182
CSET slot_cap_pwr_limit_scale=0
183
CSET slot_cap_pwr_limit_value=0
184
CSET sub_class_interface_menu=Generic_XT_compatible_serial_controller
185
CSET subsystem_id=ABB3
186
CSET subsystem_vendor_id=0084
187
CSET trans_buf_pipeline=None
188
CSET trgt_link_speed=4'h1
189
CSET trim_tlp_digest=true
190
CSET upconfigure_capable=true
191
CSET user_clk_freq=125_default
192
CSET vc_cap_enabled=false
193
CSET vc_cap_reject_snoop=false
194
CSET vendor_id=10DC
195
CSET vsec_enabled=false
196
CSET xlnx_ref_board=ML_605
197
# END Parameters
198
GENERATE
199
# CRC: 7ebcf879

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.