1 |
170 |
rkastl |
-- SDHC-SC-Core
|
2 |
|
|
-- Secure Digital High Capacity Self Configuring Core
|
3 |
68 |
rkastl |
--
|
4 |
170 |
rkastl |
-- (C) Copyright 2010, Rainer Kastl
|
5 |
|
|
-- All rights reserved.
|
6 |
|
|
--
|
7 |
|
|
-- Redistribution and use in source and binary forms, with or without
|
8 |
|
|
-- modification, are permitted provided that the following conditions are met:
|
9 |
|
|
-- * Redistributions of source code must retain the above copyright
|
10 |
|
|
-- notice, this list of conditions and the following disclaimer.
|
11 |
|
|
-- * Redistributions in binary form must reproduce the above copyright
|
12 |
|
|
-- notice, this list of conditions and the following disclaimer in the
|
13 |
|
|
-- documentation and/or other materials provided with the distribution.
|
14 |
|
|
-- * Neither the name of the <organization> nor the
|
15 |
|
|
-- names of its contributors may be used to endorse or promote products
|
16 |
|
|
-- derived from this software without specific prior written permission.
|
17 |
|
|
--
|
18 |
|
|
-- THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS" AND
|
19 |
|
|
-- ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
|
20 |
|
|
-- WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
|
21 |
|
|
-- DISCLAIMED. IN NO EVENT SHALL <COPYRIGHT HOLDER> BE LIABLE FOR ANY
|
22 |
|
|
-- DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
|
23 |
|
|
-- (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
|
24 |
|
|
-- LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
|
25 |
|
|
-- ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
|
26 |
|
|
-- (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
|
27 |
|
|
-- SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
28 |
|
|
--
|
29 |
|
|
-- File : Ics307Values-p.vhdl
|
30 |
|
|
-- Owner : Rainer Kastl
|
31 |
|
|
-- Description : Constants for Ics307Configurator
|
32 |
|
|
-- Links :
|
33 |
|
|
--
|
34 |
68 |
rkastl |
|
35 |
|
|
library ieee;
|
36 |
|
|
use ieee.std_logic_1164.all;
|
37 |
|
|
use ieee.numeric_std.all;
|
38 |
|
|
|
39 |
|
|
package Ics307Values is
|
40 |
69 |
rkastl |
constant cCrystalLoadCapacitance_C_48MHz : std_ulogic_vector(1 downto 0) := "00";
|
41 |
|
|
constant cReferenceDivider_RDW_48MHz : std_ulogic_vector(6 downto 0) := "0000011";
|
42 |
|
|
constant cVcoDividerWord_VDW_48MHz : std_ulogic_vector(8 downto 0) := "000010000";
|
43 |
|
|
constant cOutputDutyCycleVoltage_TTL_48MHz : std_ulogic := '1';
|
44 |
|
|
constant cClkFunctionSelect_R_48MHz : std_ulogic_vector(1 downto 0) := "00";
|
45 |
|
|
constant cOutputDivide_S_48MHz : std_ulogic_vector(2 downto 0) := "100";
|
46 |
68 |
rkastl |
|
47 |
69 |
rkastl |
constant cCrystalLoadCapacitance_C_25MHz : std_ulogic_vector(1 downto 0) := "00";
|
48 |
|
|
constant cOutputDutyCycleVoltage_TTL_25MHz : std_ulogic := '1';
|
49 |
|
|
constant cClkFunctionSelect_R_25MHz : std_ulogic_vector(1 downto 0) := "00";
|
50 |
|
|
constant cOutputDivide_S_25MHz : std_ulogic_vector(2 downto 0) := "000";
|
51 |
|
|
constant cVcoDividerWord_VDW_25MHz : std_ulogic_vector(8 downto 0) := "000000111";
|
52 |
|
|
constant cReferenceDivider_RDW_25MHz : std_ulogic_vector(6 downto 0) := "0000001";
|
53 |
105 |
rkastl |
|
54 |
|
|
constant cCrystalLoadCapacitance_C_50MHz : std_ulogic_vector(1 downto 0) := "00";
|
55 |
|
|
constant cOutputDutyCycleVoltage_TTL_50MHz : std_ulogic := '1';
|
56 |
|
|
constant cClkFunctionSelect_R_50MHz : std_ulogic_vector(1 downto 0) := "00";
|
57 |
|
|
constant cOutputDivide_S_50MHz : std_ulogic_vector(2 downto 0) := "010";
|
58 |
|
|
constant cVcoDividerWord_VDW_50MHz : std_ulogic_vector(8 downto 0) := "000010000";
|
59 |
|
|
constant cReferenceDivider_RDW_50MHz : std_ulogic_vector(6 downto 0) := "0000001";
|
60 |
|
|
|
61 |
111 |
rkastl |
constant cCrystalLoadCapacitance_C_100MHz : std_ulogic_vector(1 downto 0) := "00";
|
62 |
|
|
constant cOutputDutyCycleVoltage_TTL_100MHz : std_ulogic := '1';
|
63 |
|
|
constant cClkFunctionSelect_R_100MHz : std_ulogic_vector(1 downto 0) := "00";
|
64 |
|
|
constant cOutputDivide_S_100MHz : std_ulogic_vector(2 downto 0) := "011";
|
65 |
|
|
constant cVcoDividerWord_VDW_100MHz : std_ulogic_vector(8 downto 0) := "000010000";
|
66 |
|
|
constant cReferenceDivider_RDW_100MHz : std_ulogic_vector(6 downto 0) := "0000001";
|
67 |
|
|
|
68 |
68 |
rkastl |
end package Ics307Values;
|
69 |
|
|
|