OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_cpu1.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
cpu1  default
41
 
42
 
43
44
 
45
 
46
47
  gen_verilog
48
  104.0
49
  none
50
  :*Simulation:*
51
  ./tools/verilog/gen_verilog
52
    
53
 
54
 
55
    
56
      destination
57
      cpu1
58
    
59
 
60
    
61
      dest_dir
62
      ../verilog
63
    
64
  
65
66
 
67
 
68
 
69
 
70
 
71
 
72
 
73
 
74
 
75
76
 
77
 
78
 
79
 
80
 
81
82
 
83
 
84
 
85
   
86
      fs-sim
87
 
88
      
89
        
90
        ../verilog/cpu1_defines.v
91
        verilogSource
92
        include
93
      
94
 
95
      
96
        
97
        ../verilog/adbg_or1k_defines.v
98
        verilogSource
99
        include
100
      
101
 
102
 
103
      
104
        
105
        ../verilog/adbg_top.v
106
        verilogSource
107
        module
108
      
109
 
110
      
111
        crc32
112
        ../verilog/adbg_crc32.v
113
        verilogSource
114
        module
115
      
116
 
117
 
118
      
119
        or1k_biu
120
        ../verilog/adbg_or1k_biu.v
121
        verilogSource
122
        module
123
      
124
 
125
 
126
      
127
        or1k_module
128
        ../verilog/adbg_or1k_module.v
129
        verilogSource
130
        module
131
      
132
 
133
 
134
      
135
        or1k_status_reg
136
        ../verilog/adbg_or1k_status_reg.v
137
        verilogSource
138
        module
139
      
140
 
141
 
142
 
143
 
144
      
145
        bytefifo
146
        ../verilog/adbg_bytefifo.v
147
        verilogSource
148
        module
149
      
150
 
151
      
152
        syncflop
153
        ../verilog/adbg_syncflop.v
154
        verilogSource
155
        module
156
      
157
 
158
      
159
        syncreg
160
        ../verilog/adbg_syncreg.v
161
        verilogSource
162
        module
163
      
164
 
165
 
166
 
167
   
168
 
169
 
170
  
171
 
172
 
173
 
174
 
175
 
176
177
       
178
 
179
 
180
              
181
              jtag
182
              
183
              
184
                                   spirit:library="adv_debug_sys"
185
                                   spirit:name="adv_dbg_if"
186
                                   spirit:version="jtag_i"/>
187
              
188
              
189
 
190
 
191
              
192
              cpu1
193
              
194
              
195
                                   spirit:library="adv_debug_sys"
196
                                   spirit:name="adv_dbg_if"
197
                                   spirit:version="cpu1_i"/>
198
              
199
              
200
 
201
 
202
              
203
              verilog
204
              
205
              
206
                                   spirit:library="Testbench"
207
                                   spirit:name="toolflow"
208
                                   spirit:version="verilog"/>
209
              
210
              
211
 
212
 
213
 
214
 
215
 
216
 
217
              
218
              sim:*Simulation:*
219
              Verilog
220
              
221
                     
222
                            fs-sim
223
                     
224
              
225
 
226
 
227
              
228
              syn:*Synthesis:*
229
              Verilog
230
              
231
                     
232
                            fs-sim
233
                     
234
              
235
 
236
              
237
              doc
238
              
239
              
240
                                   spirit:library="Testbench"
241
                                   spirit:name="toolflow"
242
                                   spirit:version="documentation"/>
243
              
244
              :*Documentation:*
245
              Verilog
246
              
247
 
248
 
249
 
250
      
251
 
252
 
253
 
254
 
255
256
 
257
 
258
 
259
260
 
261
 
262
 
263
264
 
265
 
266
 
267
 
268
 
269
 
270
 
271
 
272
 
273
 
274
 
275
 
276

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.