OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu0.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu0  default
41
 
42
 
43
 
44
45
 
46
 
47
48 133 jt_eaton
  elab_verilog
49
  102.1
50
  none
51
  :*Simulation:*
52
  ./tools/verilog/elab_verilog
53
    
54
    
55
      dest_dir
56
      io_ports
57
    
58
  
59
60
 
61
 
62
 
63
 
64
 
65
66 131 jt_eaton
  gen_verilog
67
  104.0
68
  none
69
  :*Simulation:*
70
  ./tools/verilog/gen_verilog
71
    
72
    
73
      destination
74
      wb_cpu0
75
    
76
    
77
      dest_dir
78
      ../verilog
79
    
80
  
81
82
 
83
 
84
 
85
 
86
 
87
 
88
 
89
 
90
 
91
92
 
93
 
94
 
95
 
96
 
97
98
 
99
 
100
 
101
   
102
      fs-sim
103
 
104
      
105
        
106
        ../verilog/wb_cpu0_defines.v
107
        verilogSource
108
        include
109
      
110
 
111
      
112
        
113
        ../verilog/adbg_or1k_defines.v
114
        verilogSource
115
        include
116
      
117
 
118
      
119
        
120
        ../verilog/adbg_wb_defines.v
121
        verilogSource
122
        include
123
      
124
 
125
      
126
        
127
        ../verilog/adbg_top.v
128
        verilogSource
129
        module
130
      
131
 
132
      
133
        crc32
134
        ../verilog/adbg_crc32.v
135
        verilogSource
136
        module
137
      
138
 
139
 
140
      
141
        or1k_biu
142
        ../verilog/adbg_or1k_biu.v
143
        verilogSource
144
        module
145
      
146
 
147
 
148
      
149
        or1k_module
150
        ../verilog/adbg_or1k_module.v
151
        verilogSource
152
        module
153
      
154
 
155
 
156
      
157
        or1k_status_reg
158
        ../verilog/adbg_or1k_status_reg.v
159
        verilogSource
160
        module
161
      
162
 
163
 
164
      
165
        wb_biu
166
        ../verilog/adbg_wb_biu.v
167
        verilogSource
168
        module
169
      
170
 
171
      
172
        wb_module
173
        ../verilog/adbg_wb_module.v
174
        verilogSource
175
        module
176
      
177
 
178
 
179
      
180
        bytefifo
181
        ../verilog/adbg_bytefifo.v
182
        verilogSource
183
        module
184
      
185
 
186
      
187
        syncflop
188
        ../verilog/adbg_syncflop.v
189
        verilogSource
190
        module
191
      
192
 
193
      
194
        syncreg
195
        ../verilog/adbg_syncreg.v
196
        verilogSource
197
        module
198
      
199
 
200
 
201
 
202
   
203
 
204
 
205
  
206
 
207
 
208
 
209
 
210
 
211
212
       
213
 
214
 
215
              
216
              jtag
217
              
218
              
219
                                   spirit:library="adv_debug_sys"
220
                                   spirit:name="adv_dbg_if"
221
                                   spirit:version="jtag_i"/>
222
              
223
              
224
 
225
 
226
 
227
 
228
             
229
              cpu0
230
              
231
              
232
                                   spirit:library="adv_debug_sys"
233
                                   spirit:name="adv_dbg_if"
234
                                   spirit:version="cpu0_i"/>
235
              
236
              
237
 
238
 
239
              
240
              wb
241
              
242
              
243
                                   spirit:library="adv_debug_sys"
244
                                   spirit:name="adv_dbg_if"
245
                                   spirit:version="wb_i"/>
246
              
247
              
248
 
249
 
250
 
251
 
252
 
253
 
254
              
255
              verilog
256
              
257
              
258
                                   spirit:library="Testbench"
259
                                   spirit:name="toolflow"
260
                                   spirit:version="verilog"/>
261
              
262
              
263
 
264
 
265
 
266
 
267
 
268
 
269
              
270
              sim:*Simulation:*
271
              Verilog
272
              
273
                     
274
                            fs-sim
275
                     
276
              
277
 
278
 
279
              
280
              syn:*Synthesis:*
281
              Verilog
282
              
283
                     
284
                            fs-sim
285
                     
286
              
287
 
288
              
289
              doc
290
              
291
              
292
                                   spirit:library="Testbench"
293
                                   spirit:name="toolflow"
294
                                   spirit:version="documentation"/>
295
              
296
              :*Documentation:*
297
              Verilog
298
              
299
 
300
 
301
 
302
      
303
 
304
 
305
 
306
 
307
308
 
309
 
310
 
311
312
 
313
 
314
 
315
316
 
317
 
318
 
319
 
320
 
321
 
322
 
323
 
324
 
325
 
326
 
327
 
328

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.