OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_wb_cpu0_jfifo.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
wb_cpu0_jfifo  default
41
 
42
 
43
 
44
 
45
 
46
 
47
 
48
 
49
 
50
 
51
52
 
53 133 jt_eaton
54
  elab_verilog
55
  102.1
56
  none
57
  :*Simulation:*
58
  ./tools/verilog/elab_verilog
59
    
60
    
61
      dest_dir
62
      io_ports
63
    
64
  
65
66 131 jt_eaton
 
67 133 jt_eaton
 
68
 
69
 
70 131 jt_eaton
71
  gen_verilog
72
  104.0
73
  none
74
  :*Simulation:*
75
  ./tools/verilog/gen_verilog
76
    
77
    
78
      destination
79
      wb_cpu0_jfifo
80
    
81
    
82
      dest_dir
83
      ../verilog
84
    
85
  
86
87
 
88
 
89
 
90
 
91
 
92
 
93
 
94
 
95
 
96
97
 
98
 
99
 
100
 
101
 
102
103
 
104
 
105
 
106
   
107
      fs-sim
108
 
109
      
110
        
111
        ../verilog/wb_cpu0_jfifo_defines.v
112
        verilogSource
113
        include
114
      
115
 
116
      
117
        
118
        ../verilog/adbg_or1k_defines.v
119
        verilogSource
120
        include
121
      
122
 
123
      
124
        
125
        ../verilog/adbg_wb_defines.v
126
        verilogSource
127
        include
128
      
129
 
130
      
131
        
132
        ../verilog/adbg_wb_cpu0_jfifo.v
133
        verilogSource
134
        module
135
      
136
 
137
      
138
        crc32
139
        ../verilog/adbg_crc32.v
140
        verilogSource
141
        module
142
      
143
 
144
      
145
        jfifo_biu
146
        ../verilog/adbg_jfifo_biu.v
147
        verilogSource
148
        module
149
      
150
 
151
      
152
        jfifo_module
153
        ../verilog/adbg_jfifo_module.v
154
        verilogSource
155
        module
156
      
157
 
158
      
159
        or1k_biu
160
        ../verilog/adbg_or1k_biu.v
161
        verilogSource
162
        module
163
      
164
 
165
 
166
      
167
        or1k_module
168
        ../verilog/adbg_or1k_module.v
169
        verilogSource
170
        module
171
      
172
 
173
 
174
      
175
        or1k_status_reg
176
        ../verilog/adbg_or1k_status_reg.v
177
        verilogSource
178
        module
179
      
180
 
181
 
182
      
183
        wb_biu
184
        ../verilog/adbg_wb_biu.v
185
        verilogSource
186
        module
187
      
188
 
189
      
190
        wb_module
191
        ../verilog/adbg_wb_module.v
192
        verilogSource
193
        module
194
      
195
 
196
 
197
      
198
        bytefifo
199
        ../verilog/adbg_bytefifo.v
200
        verilogSource
201
        module
202
      
203
 
204
      
205
        syncflop
206
        ../verilog/adbg_syncflop.v
207
        verilogSource
208
        module
209
      
210
 
211
      
212
        syncreg
213
        ../verilog/adbg_syncreg.v
214
        verilogSource
215
        module
216
      
217
 
218
 
219
 
220
   
221
 
222
 
223
 
224
 
225
   
226
      fs-syn
227
 
228
 
229
      
230
        
231
        ../verilog/SYNTHESYS
232
        verilogSource
233
        include
234
      
235
 
236
 
237
      
238
        
239
        ../verilog/wb_cpu0_jfifo_defines.v
240
        verilogSource
241
        include
242
      
243
 
244
      
245
        
246
        ../verilog/adbg_or1k_defines.v
247
        verilogSource
248
        include
249
      
250
 
251
      
252
        
253
        ../verilog/adbg_wb_defines.v
254
        verilogSource
255
        include
256
      
257
 
258
      
259
        
260
        ../verilog/adbg_wb_cpu0_jfifo.v
261
        verilogSource
262
        module
263
      
264
 
265
      
266
        crc32
267
        ../verilog/adbg_crc32.v
268
        verilogSource
269
        module
270
      
271
 
272
      
273
        jfifo_biu
274
        ../verilog/adbg_jfifo_biu.v
275
        verilogSource
276
        module
277
      
278
 
279
      
280
        jfifo_module
281
        ../verilog/adbg_jfifo_module.v
282
        verilogSource
283
        module
284
      
285
 
286
      
287
        or1k_biu
288
        ../verilog/adbg_or1k_biu.v
289
        verilogSource
290
        module
291
      
292
 
293
 
294
      
295
        or1k_module
296
        ../verilog/adbg_or1k_module.v
297
        verilogSource
298
        module
299
      
300
 
301
 
302
      
303
        or1k_status_reg
304
        ../verilog/adbg_or1k_status_reg.v
305
        verilogSource
306
        module
307
      
308
 
309
 
310
      
311
        wb_biu
312
        ../verilog/adbg_wb_biu.v
313
        verilogSource
314
        module
315
      
316
 
317
      
318
        wb_module
319
        ../verilog/adbg_wb_module.v
320
        verilogSource
321
        module
322
      
323
 
324
 
325
      
326
        bytefifo
327
        ../verilog/adbg_bytefifo.v
328
        verilogSource
329
        module
330
      
331
 
332
      
333
        syncflop
334
        ../verilog/adbg_syncflop.v
335
        verilogSource
336
        module
337
      
338
 
339
      
340
        syncreg
341
        ../verilog/adbg_syncreg.v
342
        verilogSource
343
        module
344
      
345
 
346
 
347
 
348
   
349
 
350
 
351
  
352
 
353
 
354
 
355
 
356
 
357
358
       
359
 
360
 
361
              
362
              jtag
363
              
364
              
365
                                   spirit:library="adv_debug_sys"
366
                                   spirit:name="adv_dbg_if"
367
                                   spirit:version="jtag_i"/>
368
              
369
              
370
 
371
 
372
              
373
              cpu0
374
              
375
              
376
                                   spirit:library="adv_debug_sys"
377
                                   spirit:name="adv_dbg_if"
378
                                   spirit:version="cpu0_i"/>
379
              
380
              
381
 
382
 
383
              
384
              wb
385
              
386
              
387
                                   spirit:library="adv_debug_sys"
388
                                   spirit:name="adv_dbg_if"
389
                                   spirit:version="wb_i"/>
390
              
391
              
392
 
393
 
394
 
395
 
396
              
397
              jfifo
398
              
399
              
400
                                   spirit:library="adv_debug_sys"
401
                                   spirit:name="adv_dbg_if"
402
                                   spirit:version="jfifo_i"/>
403
              
404
              
405
 
406
 
407
 
408
 
409
 
410
 
411
 
412
              
413
              verilog
414
              
415
              
416
                                   spirit:library="Testbench"
417
                                   spirit:name="toolflow"
418
                                   spirit:version="verilog"/>
419
              
420
              
421
 
422
 
423
 
424
 
425
 
426
 
427
              
428
              sim:*Simulation:*
429
              Verilog
430
              
431
                     
432
                            fs-sim
433
                     
434
              
435
 
436
 
437
              
438
              syn:*Synthesis:*
439
              Verilog
440
              
441
                     
442
                            fs-syn
443
                     
444
              
445
 
446
              
447
              doc
448
              
449
              
450
                                   spirit:library="Testbench"
451
                                   spirit:name="toolflow"
452
                                   spirit:version="documentation"/>
453
              
454
              :*Documentation:*
455
              Verilog
456
              
457
 
458
 
459
 
460
      
461
 
462
 
463
 
464
 
465
466
 
467
 
468
int_o
469
wire
470
out
471
472
 
473
 
474
 
475
 
476
biu_wr_strobe
477
wire
478
out
479
480
 
481
 
482
 
483
 
484
485
jsp_data_out
486
reg
487
out70
488
489
 
490
 
491
 
492
493
 
494
 
495
 
496
497
 
498
 
499
 
500
 
501
 
502
 
503
 
504
 
505
 
506
 
507
 
508
 
509

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.