OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [uart/] [sim/] [testbenches/] [xml/] [uart_tx_lint.xml] - Blame information for rev 133

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
logic
39
uart
40
tx_lint
41
 
42 133 jt_eaton
43 131 jt_eaton
 
44 133 jt_eaton
45
  elab_verilog
46
  102.1
47
  none
48
  :*Simulation:*
49
>
50
  ./tools/verilog/elab_verilog
51
    
52
    
53
      configuration
54
      default
55
    
56
    
57
      dest_dir
58
      io_ports
59
    
60
  
61
62 131 jt_eaton
 
63 133 jt_eaton
64
  gen_design
65
  102.1
66
  none
67
  :*Simulation:*
68
>
69
  ./tools/verilog/gen_design
70
    
71
    
72
      dest_dir
73
      io_ports
74
    
75
  
76
77
 
78
79
 
80
 
81 131 jt_eaton
82
 
83
 
84
       
85
 
86
 
87
 
88
              
89
              Dut
90
              
91
              
92
                                   spirit:library="logic"
93
                                   spirit:name="uart"
94
                                   spirit:version="tx_dut.params"/>
95
              
96
 
97
              
98
 
99
 
100
 
101
              
102
              lint
103
              :*Lint:*
104
              Verilog
105
              fs-lint
106
              
107
 
108
 
109
 
110
              
111
              rtl_check
112
              
113
              
114
                                   spirit:library="Testbench"
115
                                   spirit:name="toolflow"
116
                                   spirit:version="rtl_check"/>
117
              
118
              
119
 
120
      
121
 
122
 
123
 
124
 
125
 
126
 
127
 
128
129
 
130
 
131
 
132
 
133
 
134
  
135
 
136
 
137
 
138
    
139
      fs-lint
140
 
141
      
142
        
143
        ../verilog/lint/uart_tx_lint
144
        verilogSourcemodule
145
      
146
 
147
    
148
 
149
 
150
 
151
 
152
  
153
 
154
 
155
 
156
 
157
 
158
 
159

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.