OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [wishbone/] [ip/] [wb_uart16550/] [rtl/] [xml/] [wb_uart16550_def.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
wishbone
39
wb_uart16550
40
def  default
41
 
42
 
43
 
44
45
 
46
 
47
 wb_clk
48
  
49
  
50
  
51
    
52
      
53
        clk
54
        wb_clk_i
55
      
56
    
57
 
58
 
59
 
60
 wb_reset
61
  
62
  
63
  
64
    
65
      
66
        reset
67
        wb_rst_i
68
      
69
    
70
 
71
 
72
 
73
 
74
 
75
wb
76
   
77
   
78
   little
79
   8
80
     
81
     
82
 
83
        
84
         adr
85
         
86
         wb_adr_i
87
           wb_addr_width-10
88
         
89
       
90
 
91
 
92
        
93
         wdata
94
         
95
         wb_dat_i
96
           wb_data_width-10
97
         
98
       
99
 
100
 
101
        
102
         rdata
103
         
104
         wb_dat_o
105
           wb_data_width-10
106
         
107
       
108
 
109
 
110
        
111
         sel
112
         
113
         wb_sel_i
114
         
115
       
116
 
117
 
118
        
119
         ack
120
         
121
         wb_ack_o
122
         
123
       
124
 
125
 
126
        
127
         cyc
128
         
129
         wb_cyc_i
130
         
131
       
132
 
133
 
134
 
135
        
136
         stb
137
         
138
         wb_stb_i
139
         
140
       
141
 
142
 
143
        
144
         we
145
         
146
         wb_we_i
147
         
148
       
149
 
150
 
151
 
152
 
153
 
154
 
155
 
156
     
157
 
158
159
 
160
161
 
162
 
163
 
164
 
165
 
166
 
167
168
 
169
 
170
171
  gen_registers
172
  103.0
173
  none
174
  common
175
  ./tools/regtool/gen_registers
176
    
177
    
178
      bus_intf
179
      wb
180
    
181
    
182
      dest_dir
183
      ../verilog
184
    
185
  
186
187
 
188
 
189
 
190
191
  gen_verilog
192
  104.0
193
  none
194
  common
195
  ./tools/verilog/gen_verilog
196
    
197
    
198
      destination
199
      top
200
    
201
    
202
      dest_dir
203
      ../verilog
204
    
205
  
206
207
 
208
 
209
 
210
 
211
212
 
213
 
214
  
215
 
216
 
217
    
218
      fs-sim
219
 
220
      
221
        
222
        ../verilog/copyright.v
223
        verilogSourceinclude
224
      
225
 
226
      
227
        
228
        ../verilog/common/top
229
        verilogSourcemodule
230
      
231
 
232
      
233
        
234
        ../verilog/defines
235
        verilogSourceinclude
236
      
237
 
238
 
239
      
240
        wb
241
        ../verilog/wb_uart16550_def_wb
242
        verilogSourcemodule
243
      
244
 
245
 
246
      
247
        raminfr
248
        ../verilog/raminfr
249
        verilogSourcemodule
250
      
251
 
252
      
253
        receiver
254
        ../verilog/receiver
255
        verilogSourcemodule
256
      
257
 
258
      
259
        regs
260
        ../verilog/regs
261
        verilogSourcemodule
262
      
263
 
264
      
265
        rfifo
266
        ../verilog/rfifo
267
        verilogSourcemodule
268
      
269
 
270
      
271
        sync_flops
272
        ../verilog/sync_flops
273
        verilogSourcemodule
274
      
275
 
276
      
277
        tfifo
278
        ../verilog/tfifo
279
        verilogSourcemodule
280
      
281
 
282
      
283
        transmitter
284
        ../verilog/transmitter
285
        verilogSourcemodule
286
      
287
 
288
      
289
        wb_fsm
290
        ../verilog/wb_fsm
291
        verilogSourcemodule
292
      
293
 
294
 
295
 
296
 
297
    
298
 
299
 
300
    
301
      fs-syn
302
 
303
      
304
        
305
        ../verilog/copyright.v
306
        verilogSourceinclude
307
      
308
 
309
      
310
        
311
        ../verilog/common/top
312
        verilogSourcemodule
313
      
314
 
315
      
316
        
317
        ../verilog/defines
318
        verilogSourceinclude
319
      
320
 
321
      
322
        wb
323
        ../verilog/wb_uart16550_def_wb
324
        verilogSourcemodule
325
      
326
 
327
      
328
        raminfr
329
        ../verilog/raminfr
330
        verilogSourcemodule
331
      
332
 
333
      
334
        receiver
335
        ../verilog/receiver
336
        verilogSourcemodule
337
      
338
 
339
      
340
        regs
341
        ../verilog/regs
342
        verilogSourcemodule
343
      
344
 
345
      
346
        rfifo
347
        ../verilog/rfifo
348
        verilogSourcemodule
349
      
350
 
351
      
352
        sync_flops
353
        ../verilog/sync_flops
354
        verilogSourcemodule
355
      
356
 
357
      
358
        tfifo
359
        ../verilog/tfifo
360
        verilogSourcemodule
361
      
362
 
363
      
364
        transmitter
365
        ../verilog/transmitter
366
        verilogSourcemodule
367
      
368
 
369
      
370
        wb_fsm
371
        ../verilog/wb_fsm
372
        verilogSourcemodule
373
      
374
 
375
 
376
 
377
    
378
 
379
 
380
    
381
      fs-common
382
 
383
      
384
        
385
        ../verilog/top.body
386
        verilogSourcefragment
387
      
388
 
389
    
390
 
391
 
392
 
393
  
394
 
395
 
396
 
397
 
398
 
399
400
       
401
 
402
 
403
              
404
              verilog
405
              
406
              
407
                                   spirit:library="Testbench"
408
                                   spirit:name="toolflow"
409
                                   spirit:version="verilog"/>
410
              
411
              
412
 
413
 
414
 
415
 
416
 
417
              
418
              commoncommon
419
 
420
              Verilog
421
              
422
                     
423
                            fs-common
424
                     
425
              
426
 
427
 
428
 
429
              
430
              sim:*Simulation:*
431
 
432
              Verilog
433
              
434
                     
435
                            fs-sim
436
                     
437
              
438
 
439
              
440
              syn:*Synthesis:*
441
 
442
              Verilog
443
              
444
                     
445
                            fs-syn
446
                     
447
              
448
 
449
 
450
 
451
 
452
 
453
              
454
              doc
455
              
456
              
457
                                   spirit:library="Testbench"
458
                                   spirit:name="toolflow"
459
                                   spirit:version="documentation"/>
460
              
461
              :*Documentation:*
462
              Verilog
463
              
464
 
465
 
466
 
467
      
468
 
469
 
470
 
471
 
472
473
 
474
wb_addr_width8
475
wb_data_width8
476
wb_byte_lanes1
477
PRESCALER_PRESET16'h1234
478
479
 
480
 
481
 
482
 
483
484
 
485
 
486
487
 
488
baud_o
489
  wire
490
  out
491
492
 
493
cts_pad_i
494
  wire
495
  in
496
497
 
498
dcd_pad_i
499
  wire
500
  in
501
502
 
503
dsr_pad_i
504
  wire
505
  in
506
507
 
508
dtr_pad_o
509
  wire
510
  out
511
512
 
513
int_o
514
  wire
515
  out
516
517
 
518
 
519
ri_pad_i
520
  wire
521
  in
522
523
 
524
rts_pad_o
525
  wire
526
  out
527
528
 
529
srx_pad_i
530
  wire
531
  in
532
533
 
534
stx_pad_o
535
  wire
536
  out
537
538
 
539
 
540
 
541
 
542
543
 
544
545
 
546
 
547
 
548
549
8
550
 wb
551
552
 wb
553
 0x00
554
 
555
 
556
 
557
 
558
  
559
  mb_microbus
560
  0x100
561
  8
562
 
563
 
564
 
565
   rb_dll_reg
566
   0x0
567
   8
568
   read-only
569
  
570
 
571
 
572
 
573
   tr_reg
574
   0x0
575
   8
576
   write-strobe
577
  
578
 
579
 
580
 
581
   ie_dlh_reg
582
   0x1
583
   8
584
   read-only
585
  
586
 
587
 
588
   ie_reg
589
   0x1
590
   4
591
   write-strobe
592
  
593
 
594
 
595
 
596
 
597
 
598
   dll_reg
599
   0x0
600
   8
601
   write-strobe
602
  
603
 
604
 
605
 
606
   dlh_reg
607
   0x1
608
   8
609
   write-strobe
610
  
611
 
612
 
613
 
614
 
615
 
616
   ii_reg
617
   0x2
618
   4
619
   read-only
620
  
621
 
622
 
623
   fc_reg
624
   0x2
625
   8
626
   write-only
627
  
628
 
629
 
630
   lc_reg
631
   0x3
632
   8
633
   read-write
634
   
635
   bits
636
   Bits in character
637
   0
638
   2
639
   
640
   
641
   sb
642
   Stop bits
643
   2
644
   1
645
   
646
   
647
   pe
648
   Parity enable
649
   3
650
   1
651
   
652
   
653
   ep
654
   Even parity
655
   4
656
   1
657
   
658
   
659
   sp
660
   Stick parity
661
   5
662
   1
663
   
664
   
665
   bc
666
   Break control
667
   6
668
   1
669
   
670
   
671
   dlab
672
   Divsior latch access bit
673
   7
674
   1
675
   
676
 
677
  
678
 
679
 
680
   mc_reg
681
   0x4
682
   5
683
   read-write
684
   
685
   dtr
686
   Data transmit ready
687
   0
688
   1
689
   
690
   
691
   rts
692
   Ready to Send
693
   1
694
   1
695
   
696
   
697
   out
698
   Output control
699
   2
700
   2
701
   
702
   
703
   loopback
704
   loopback control
705
   4
706
   1
707
   
708
  
709
 
710
 
711
   ls_reg
712
   0x5
713
   8
714
   read-only
715
  
716
 
717
 
718
   ms_reg
719
   0x6
720
   8
721
   read-only
722
  
723
 
724
 
725
   sr_reg
726
   0x7
727
   8
728
   read-write
729
  
730
 
731
 
732
 
733
  
734
   debug_0_reg
735
   0x8
736
   32
737
   read-only
738
  
739
 
740
 
741
  
742
   debug_1_reg
743
   0xc
744
   32
745
   read-only
746
  
747
 
748
 
749
 
750
 
751
 
752
  
753
 
754
 
755
 
756
 
757
 
758
 
759
 
760
 
761
762
 
763
764
 
765
 
766
 
767
 
768
 
769

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.