OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [wishbone/] [ip/] [wb_uart16550/] [sim/] [testbenches/] [xml/] [wb_uart16550_bus16_big_tb.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30
31
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
32
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
35
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
36
 
37
opencores.org
38
wishbone
39
wb_uart16550
40
bus16_big_tb
41
 
42
 
43
 
44
 
45
 
46
 
47
 
48
49
 
50
 
51
 
52
 
53
54
  elab_verilog
55
  103.0
56
  none
57
  :*Simulation:*
58
  ./tools/verilog/elab_verilog
59
60
 
61
62
  trace_bus
63
  103.0
64
  none
65
  :*Simulation:*
66
  ./tools/verilog/trace_bus
67
    
68
    
69
      path
70
      root.dut
71
    
72
    
73
      bus_name
74
      wb
75
    
76
  
77
78
 
79
 
80
 
81
 
82
 
83
84
  gen_verilog
85
  104.0
86
  none
87
  common
88
  ./tools/verilog/gen_verilog
89
    
90
    
91
      destination
92
      top.bus16_big_tb
93
    
94
    
95
      dest_dir
96
      ../verilog
97
    
98
    
99
      top
100
    
101
  
102
103
 
104
 
105
106
 
107
 
108
 
109
110
111
    UART_MODEL_CLKCNT4'b1100
112
    UART_MODEL_SIZE4
113
114
 
115
 
116
 
117
 
118
       
119
 
120
 
121
              
122
              Params
123
 
124
              
125
              
126
                                   spirit:library="wishbone"
127
                                   spirit:name="wb_uart16550"
128
                                   spirit:version="bus16_big_dut.params"/>
129
 
130
 
131
 
132
 
133
             
134
              
135
 
136
 
137
              
138
              Bfm
139
 
140
              
141
                                   spirit:library="wishbone"
142
                                   spirit:name="wb_uart16550"
143
                                   spirit:version="bfm.design"/>
144
              
145
 
146
 
147
 
148
              
149
              icarus
150
              
151
              
152
                                   spirit:library="Testbench"
153
                                   spirit:name="toolflow"
154
                                   spirit:version="icarus"/>
155
              
156
              
157
 
158
 
159
 
160
 
161
              
162
              headersheaders
163
 
164
              Verilog
165
              
166
              
167
 
168
 
169
              
170
              commoncommon
171
              Verilog
172
              
173
                     
174
                            fs-common
175
                     
176
              
177
 
178
 
179
              
180
              sim:*Simulation:*
181
              Verilog
182
              
183
                     
184
                            fs-sim
185
                     
186
              
187
 
188
              
189
              lint:*Lint:*
190
              Verilog
191
              
192
                     
193
                            fs-lint
194
                     
195
              
196
 
197
 
198
      
199
 
200
 
201
202
 
203
  
204
 
205
 
206
    
207
      fs-common
208
 
209
      
210
        
211
        ../verilog/tb.ext
212
        verilogSourcefragment
213
      
214
 
215
    
216
 
217
 
218
 
219
 
220
 
221
 
222
 
223
 
224
    
225
      fs-sim
226
 
227
 
228
 
229
      
230
        
231
        ../verilog/common/top.bus16_big_tb
232
        verilogSourcemodule
233
      
234
 
235
 
236
 
237
 
238
 
239
 
240
    
241
 
242
 
243
    
244
      fs-lint
245
 
246
 
247
 
248
      
249
        
250
        ../verilog/common/top.bus16_big_tb
251
        verilogSourcemodule
252
      
253
 
254
 
255
 
256
 
257
 
258
 
259
    
260
 
261
 
262
 
263
 
264
 
265
 
266
  
267
 
268
 
269
 
270

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.