OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [cde/] [ip/] [mult/] [sim/] [testbenches/] [xml/] [cde_mult_generic_tb.xml] - Blame information for rev 131

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
5
6
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
7
xmlns:socgen="http://opencores.org"
8
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
9
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
10
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
11
 
12
opencores.org
13
cde
14
mult
15
generic_tb
16
 
17
 
18
 
19
20
 
21
 
22
 
23
 
24
25
  gen_verilog
26
  104.0
27
  none
28
  common
29
  ./tools/verilog/gen_verilog
30
  
31
    
32
      configuration
33
      mult_generic_tb
34
    
35
    
36
      destination
37
      top.generic_tb
38
    
39
    
40
      dest_dir
41
      ../verilog
42
    
43
    
44
      top
45
    
46
  
47
48
 
49
 
50
51
 
52
 
53
 
54
 
55
 
56
 
57
 
58
 
59
60
       
61
 
62
              
63
              Params
64
              
65
              
66
                                   spirit:library="cde"
67
                                   spirit:name="mult"
68
                                   spirit:version="generic_dut.params"/>
69
             
70
              
71
 
72
 
73
              
74
              Bfm
75
              
76
                                   spirit:library="cde"
77
                                   spirit:name="mult"
78
                                   spirit:version="bfm.design"/>
79
              
80
 
81
 
82
 
83
 
84
              
85
              icarus
86
              
87
              
88
                                   spirit:library="Testbench"
89
                                   spirit:name="toolflow"
90
                                   spirit:version="icarus"/>
91
              
92
              
93
 
94
 
95
 
96
 
97
              
98
              commoncommon
99
              Verilog
100
              
101
                     
102
                            fs-common
103
                     
104
              
105
 
106
 
107
              
108
              sim:*Simulation:*
109
              Verilog
110
              
111
                     
112
                            fs-sim
113
                     
114
              
115
 
116
              
117
              lint:*Lint:*
118
              Verilog
119
              
120
                     
121
                            fs-lint
122
                     
123
              
124
 
125
      
126
 
127
 
128
 
129
 
130
131
 
132
 
133
 
134
135
 
136
 
137
   
138
      fs-common
139
 
140
      
141
        
142
        ../verilog/top
143
        verilogSourcefragment
144
      
145
 
146
   
147
 
148
 
149
 
150
 
151
 
152
   
153
      fs-sim
154
 
155
      
156
        
157
        ../verilog/common/top.generic_tb
158
        verilogSourcemodule
159
      
160
 
161
 
162
 
163
   
164
 
165
 
166
   
167
      fs-lint
168
 
169
      
170
        
171
        ../verilog/synthesys
172
        verilogSourceinclude
173
      
174
 
175
 
176
      
177
        
178
        ../verilog/common/top.generic_tb
179
        verilogSourcemodule
180
      
181
 
182
 
183
 
184
   
185
 
186
 
187
 
188
 
189
190
 
191
 
192
 
193
 
194

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.