OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [tools/] [ip-xact/] [1685-2014/] [constraints.xsd] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
2
49
50
    
51
    
52
    
53
 
54
    
55
        
56
            Indicates legal cell function values.
57
        
58
        
59
            
60
            
61
            
62
            
63
            
64
            
65
            
66
            
67
        
68
    
69
 
70
    
71
        
72
            Indicates legal cell class values.
73
        
74
        
75
            
76
            
77
        
78
    
79
 
80
    
81
        
82
            Indicates legal cell strength values.
83
        
84
        
85
            
86
            
87
            
88
        
89
    
90
 
91
    
92
        
93
            Indicates legal values for edge specification attributes.
94
        
95
        
96
            
97
            
98
        
99
    
100
 
101
    
102
        
103
            Indicates the type of delay value - minimum or maximum delay.
104
        
105
        
106
            
107
            
108
        
109
    
110
 
111
    
112
        
113
            Type used to record percentage values.
114
        
115
        
116
            
117
            
118
        
119
    
120
 
121
    
122
        
123
            Defines a non-negative floating point number.
124
        
125
        
126
            
127
        
128
    
129
    
130
        
131
            List of clocks associated with the component that are not associated with ports. Set the clockSource attribute on the clockDriver to indicate the source of a clock not associated with a particular component port.
132
        
133
        
134
            
135
        
136
    
137
 
138
    
139
        
140
            Used to provide a generic description of a technology library cell.
141
        
142
        
143
            
144
                
145
                    
146
                        Defines a technology library cell in library independent fashion, based on specification of a cell function and strength.
147
                    
148
                                        
149
                                          
150
                                            
151
                                              
152
                                            
153
                                          
154
                                        
155
                
156
                
157
                    
158
                        Defines a technology library cell in library independent fashion, based on specification of a cell class and strength.
159
                    
160
                
161
            
162
            
163
                
164
                    Indicates the desired strength of the specified cell.
165
                
166
            
167
        
168
    
169
    
170
        
171
            Defines a timing constraint for the associated port. The constraint is relative to the clock specified by the clockName attribute. The clockEdge indicates which clock edge the constraint is associated with (default is rising edge). The delayType attribute can be specified to further refine the constraint.
172
        
173
        
174
            
175
                
176
                    
177
                        
178
                            Indicates the clock edge that a timing constraint is relative to.
179
                        
180
                    
181
                    
182
                        
183
                            Indicates the type of delay in a timing constraint - minimum or maximum.
184
                        
185
                    
186
                    
187
                        
188
                            Indicates the name of the clock to which this constraint applies.
189
                        
190
                    
191
                    
192
                
193
            
194
        
195
    
196
    
197
        
198
            Defines a constraint indicating how an input is to be driven. The preferred methodology is to specify a library cell in technology independent fashion. The implemention tool should assume that the associated port is driven by the specified cell, or that the drive strength of the input port is indicated by the specified resistance value.
199
        
200
        
201
            
202
                
203
            
204
        
205
    
206
    
207
        
208
            Defines a constraint indicating the type of load on an output port.
209
        
210
        
211
            
212
                
213
                
214
                    
215
                        Indicates how many loads of the specified cell are connected. If not present, 3 is assumed.
216
                    
217
                
218
            
219
        
220
    
221
    
222
        
223
            Defines constraints that apply to a component port. If multiple constraintSet elements are used, each must have a unique value for the constraintSetId attribute.
224
        
225
        
226
            
227
                
228
                
229
                    
230
                        The optional element vector specify the bits of a vector for which the constraints apply. The vaules of left and right must be within the range of the port. If the vector is not specified then the constraints apply to all the bits of the port.
231
                    
232
                    
233
                        
234
                            
235
                                
236
                                    The optional elements left and right can be used to select a bit-slice of a vector. 
237
                                
238
                            
239
                            
240
                                
241
                                    The optional elements left and right can be used to select a bit-slice of a vector. 
242
                                
243
                            
244
                        
245
                    
246
                
247
                
248
                
249
                
250
            
251
            
252
                
253
                    Indicates a name for this set of constraints. Constraints are tied to a view using this name in the constraintSetRef element.
254
                
255
            
256
            
257
        
258
    
259
    
260
        
261
            List of constraintSet elements for a component port.
262
        
263
        
264
            
265
                
266
            
267
        
268
    
269
    
270
        
271
            A reference to a set of port constraints.
272
        
273
        
274
            
275
                        
276
                        
277
            
278
            
279
        
280
    
281
    
282
        
283
            Defines constraints that apply to a wire type port in an abstraction definition. 
284
        
285
        
286
            
287
                
288
                
289
                
290
            
291
            
292
                
293
                
294
            
295
            
296
                
297
            
298
        
299
    
300

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.