OpenCores
URL https://opencores.org/ocsvn/ulpi_wrapper/ulpi_wrapper/trunk

Subversion Repositories ulpi_wrapper

[/] [ulpi_wrapper/] [trunk/] [README.md] - Blame information for rev 2

Go to most recent revision | Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ultra_embe
### ULPI Link Wrapper
2
 
3
This IP core converts from the UTMI interface to the reduced pin-count ULPI interface.
4
This enables interfacing from a standard USB SIE with UTMI interface to a USB 2.0 PHY.
5
 
6
This enables support of USB LS (1.5mbps), FS (12mbps) and HS (480mbps) transfers.
7
 
8
The design does not support low power mode.
9
 
10
All IOs are synchronous to the 60MHz ULPI clock input (sourced from the PHY), so care needs to be taken to configure the FPGA constraints to ensure the ULPI interface correctly meets timing.
11
 
12
##### References
13
 
14
* [UTMI+ Low Pin Interface (ULPI) Specification](https://www.sparkfun.com/datasheets/Components/SMD/ULPI_v1_1.pdf)
15
* [SMSC USB3300 USB PHY Datasheet](http://ww1.microchip.com/downloads/en/DeviceDoc/3300db.pdf)
16
 
17
##### Testing
18
 
19
Verified under simulation and also on a Xilinx FPGA connected to a SMSC/Microchip USB3300 in device mode using the [USB3300 USB HS](http://www.waveshare.com/usb3300-usb-hs-board.htm) evaluation board.
20
 
21
The supplied trivial testbench works with the free version of Modelsim.
22
 
23
##### Size / Performance
24
 
25
With the current configuration...
26
 
27
* the design contains 67 flops, uses 46 slices (59 LUTs on a Xilinx Spartan 6 with IOB packing for the outputs).

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.