OpenCores
URL https://opencores.org/ocsvn/usbhostslave/usbhostslave/trunk

Subversion Repositories usbhostslave

[/] [usbhostslave/] [trunk/] [RTL/] [hostController/] [softransmit.v] - Blame information for rev 44

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 44 sfielding
 
2
// File        : ../RTL/hostController/softransmit.v
3
// Generated   : 11/10/06 05:37:21
4
// From        : ../RTL/hostController/softransmit.asf
5
// By          : FSM2VHDL ver. 5.0.0.9
6
 
7
//////////////////////////////////////////////////////////////////////
8
////                                                              ////
9
//// softransmit
10
////                                                              ////
11
//// This file is part of the usbhostslave opencores effort.
12
//// http://www.opencores.org/cores/usbhostslave/                 ////
13
////                                                              ////
14
//// Module Description:                                          ////
15
//// 
16
////                                                              ////
17
//// To Do:                                                       ////
18
//// 
19
////                                                              ////
20
//// Author(s):                                                   ////
21
//// - Steve Fielding, sfielding@base2designs.com                 ////
22
////                                                              ////
23
//////////////////////////////////////////////////////////////////////
24
////                                                              ////
25
//// Copyright (C) 2004 Steve Fielding and OPENCORES.ORG          ////
26
////                                                              ////
27
//// This source file may be used and distributed without         ////
28
//// restriction provided that this copyright statement is not    ////
29
//// removed from the file and that any derivative work contains  ////
30
//// the original copyright notice and the associated disclaimer. ////
31
////                                                              ////
32
//// This source file is free software; you can redistribute it   ////
33
//// and/or modify it under the terms of the GNU Lesser General   ////
34
//// Public License as published by the Free Software Foundation; ////
35
//// either version 2.1 of the License, or (at your option) any   ////
36
//// later version.                                               ////
37
////                                                              ////
38
//// This source is distributed in the hope that it will be       ////
39
//// useful, but WITHOUT ANY WARRANTY; without even the implied   ////
40
//// warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR      ////
41
//// PURPOSE. See the GNU Lesser General Public License for more  ////
42
//// details.                                                     ////
43
////                                                              ////
44
//// You should have received a copy of the GNU Lesser General    ////
45
//// Public License along with this source; if not, download it   ////
46
//// from http://www.opencores.org/lgpl.shtml                     ////
47
////                                                              ////
48
//////////////////////////////////////////////////////////////////////
49
//
50
`include "timescale.v"
51
`include "usbHostControl_h.v"
52
 
53
 
54
module SOFTransmit (SOFEnable, SOFSent, SOFSyncEn, SOFTimerClr, SOFTimer, clk, rst, sendPacketArbiterGnt, sendPacketArbiterReq, sendPacketRdy, sendPacketWEn, fullSpeedRate);
55
input   SOFEnable;              // After host software asserts SOFEnable, must wait TBD time before asserting SOFSyncEn
56
input   SOFSyncEn;
57
input   [15:0] SOFTimer;
58
input   clk;
59
input   rst;
60
input   sendPacketArbiterGnt;
61
input   sendPacketRdy;
62
output  SOFSent;                // single cycle pulse
63
output  SOFTimerClr;            // Single cycle pulse
64
output  sendPacketArbiterReq;
65
output  sendPacketWEn;
66
input   fullSpeedRate;
67
 
68
wire    SOFEnable;
69
reg     SOFSent, next_SOFSent;
70
wire    SOFSyncEn;
71
reg     SOFTimerClr, next_SOFTimerClr;
72
wire    [15:0] SOFTimer;
73
wire    clk;
74
wire    rst;
75
wire    sendPacketArbiterGnt;
76
reg     sendPacketArbiterReq, next_sendPacketArbiterReq;
77
wire    sendPacketRdy;
78
reg     sendPacketWEn, next_sendPacketWEn;
79
reg     [15:0] SOFNearTime;
80
 
81
// diagram signals declarations
82
reg  [7:0]i, next_i;
83
 
84
// BINARY ENCODED state machine: SOFTx
85
// State codes definitions:
86
`define START_STX 3'b000
87
`define WAIT_SOF_NEAR 3'b001
88
`define WAIT_SP_GNT 3'b010
89
`define WAIT_SOF_NOW 3'b011
90
`define SOF_FIN 3'b100
91
`define DLY_SOF_CHK1 3'b101
92
`define DLY_SOF_CHK2 3'b110
93
 
94
reg [2:0] CurrState_SOFTx;
95
reg [2:0] NextState_SOFTx;
96
 
97
 
98
//--------------------------------------------------------------------
99
// Machine: SOFTx
100
//--------------------------------------------------------------------
101
//----------------------------------
102
// Next State Logic (combinatorial)
103
//----------------------------------
104
always @ (i or SOFTimer or SOFSyncEn or SOFEnable or sendPacketArbiterGnt or sendPacketRdy or sendPacketArbiterReq or sendPacketWEn or SOFTimerClr or SOFSent or CurrState_SOFTx)
105
begin : SOFTx_NextState
106
  NextState_SOFTx <= CurrState_SOFTx;
107
  // Set default values for outputs and signals
108
  next_sendPacketArbiterReq <= sendPacketArbiterReq;
109
  next_sendPacketWEn <= sendPacketWEn;
110
  next_SOFTimerClr <= SOFTimerClr;
111
  next_SOFSent <= SOFSent;
112
  next_i <= i;
113
  case (CurrState_SOFTx)
114
    `START_STX:
115
      NextState_SOFTx <= `WAIT_SOF_NEAR;
116
    `WAIT_SOF_NEAR:
117
      if (SOFTimer >= SOFNearTime  ||
118
        (SOFSyncEn == 1'b1 &&
119
        SOFEnable == 1'b1))
120
      begin
121
        NextState_SOFTx <= `WAIT_SP_GNT;
122
        next_sendPacketArbiterReq <= 1'b1;
123
      end
124
    `WAIT_SP_GNT:
125
      if (sendPacketArbiterGnt == 1'b1 && sendPacketRdy == 1'b1)
126
        NextState_SOFTx <= `WAIT_SOF_NOW;
127
    `WAIT_SOF_NOW:
128
      if (SOFTimer >= `SOF_TX_TIME)
129
      begin
130
        NextState_SOFTx <= `SOF_FIN;
131
        next_sendPacketWEn <= 1'b1;
132
        next_SOFTimerClr <= 1'b1;
133
        next_SOFSent <= 1'b1;
134
      end
135
      else if (SOFEnable == 1'b0)
136
      begin
137
        NextState_SOFTx <= `SOF_FIN;
138
        next_SOFTimerClr <= 1'b1;
139
      end
140
    `SOF_FIN:
141
    begin
142
      next_sendPacketWEn <= 1'b0;
143
      next_SOFTimerClr <= 1'b0;
144
      next_SOFSent <= 1'b0;
145
      if (sendPacketRdy == 1'b1)
146
      begin
147
        NextState_SOFTx <= `DLY_SOF_CHK1;
148
        next_i <= 8'h00;
149
      end
150
    end
151
    `DLY_SOF_CHK1:
152
    begin
153
      next_i <= i + 1'b1;
154
      if (i==8'hff)
155
      begin
156
        NextState_SOFTx <= `DLY_SOF_CHK2;
157
        next_sendPacketArbiterReq <= 1'b0;
158
        next_i <= 8'h00;
159
      end
160
    end
161
    `DLY_SOF_CHK2:
162
    begin
163
      next_i <= i + 1'b1;
164
      if (i==8'hff)
165
        NextState_SOFTx <= `WAIT_SOF_NEAR;
166
    end
167
  endcase
168
end
169
 
170
//----------------------------------
171
// Current State Logic (sequential)
172
//----------------------------------
173
always @ (posedge clk)
174
begin : SOFTx_CurrentState
175
  if (rst)
176
    CurrState_SOFTx <= `START_STX;
177
  else
178
    CurrState_SOFTx <= NextState_SOFTx;
179
end
180
 
181
//----------------------------------
182
// Registered outputs logic
183
//----------------------------------
184
always @ (posedge clk)
185
begin : SOFTx_RegOutput
186
  if (rst)
187
  begin
188
    i <= 8'h00;
189
    SOFSent <= 1'b0;
190
    SOFTimerClr <= 1'b0;
191
    sendPacketArbiterReq <= 1'b0;
192
    sendPacketWEn <= 1'b0;
193
    SOFNearTime <= 16'h0000;
194
  end
195
  else
196
  begin
197
    i <= next_i;
198
    SOFSent <= next_SOFSent;
199
    SOFTimerClr <= next_SOFTimerClr;
200
    sendPacketArbiterReq <= next_sendPacketArbiterReq;
201
    sendPacketWEn <= next_sendPacketWEn;
202
    if (fullSpeedRate == 1'b1)
203
      SOFNearTime <= `SOF_TX_TIME - `SOF_TX_MARGIN;
204
    else
205
      SOFNearTime <= `SOF_TX_TIME - `SOF_TX_MARGIN_LOW_SPEED;
206
  end
207
end
208
 
209
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.