OpenCores
URL https://opencores.org/ocsvn/cheap_ethernet/cheap_ethernet/trunk

Subversion Repositories cheap_ethernet

[/] [cheap_ethernet/] [trunk/] [Ethernet_test/] [DCMMAIN.v] - Blame information for rev 3

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 3 graver
////////////////////////////////////////////////////////////////////////////////
2
// Copyright (c) 1995-2012 Xilinx, Inc.  All rights reserved.
3
////////////////////////////////////////////////////////////////////////////////
4
//   ____  ____ 
5
//  /   /\/   / 
6
// /___/  \  /    Vendor: Xilinx 
7
// \   \   \/     Version : 14.1
8
//  \   \         Application : xaw2verilog
9
//  /   /         Filename : DCMMAIN.v
10
// /___/   /\     Timestamp : 08/30/2012 14:04:33
11
// \   \  /  \ 
12
//  \___\/\___\ 
13
//
14
//Command: xaw2verilog -intstyle C:/Projects/Xilinx/Ethernet/ipcore_dir/DCMMAIN.xaw -st DCMMAIN.v
15
//Design Name: DCMMAIN
16
//Device: xc3s500e-4pq208
17
//
18
// Module DCMMAIN
19
// Generated by Xilinx Architecture Wizard
20
// Written for synthesis tool: XST
21
// Period Jitter (unit interval) for block DCM_SP_INST = 0.02 UI
22
// Period Jitter (Peak-to-Peak) for block DCM_SP_INST = 1.18 ns
23
`timescale 1ns / 1ps
24
 
25
module DCMMAIN(CLKIN_IN,
26
               RST_IN,
27
               CLKDV_OUT,
28
               CLKFX_OUT,
29
               CLKIN_IBUFG_OUT,
30
               CLK0_OUT,
31
               LOCKED_OUT);
32
 
33
    input CLKIN_IN;
34
    input RST_IN;
35
   output CLKDV_OUT;
36
   output CLKFX_OUT;
37
   output CLKIN_IBUFG_OUT;
38
   output CLK0_OUT;
39
   output LOCKED_OUT;
40
 
41
   wire CLKDV_BUF;
42
   wire CLKFB_IN;
43
   wire CLKFX_BUF;
44
   wire CLKIN_IBUFG;
45
   wire CLK0_BUF;
46
   wire GND_BIT;
47
 
48
   assign GND_BIT = 0;
49
   assign CLKIN_IBUFG_OUT = CLKIN_IBUFG;
50
   assign CLK0_OUT = CLKFB_IN;
51
   BUFG  CLKDV_BUFG_INST (.I(CLKDV_BUF),
52
                         .O(CLKDV_OUT));
53
   BUFG  CLKFX_BUFG_INST (.I(CLKFX_BUF),
54
                         .O(CLKFX_OUT));
55
   IBUFG  CLKIN_IBUFG_INST (.I(CLKIN_IN),
56
                           .O(CLKIN_IBUFG));
57
   BUFG  CLK0_BUFG_INST (.I(CLK0_BUF),
58
                        .O(CLKFB_IN));
59
   DCM_SP #( .CLK_FEEDBACK("1X"), .CLKDV_DIVIDE(5.0), .CLKFX_DIVIDE(5),
60
         .CLKFX_MULTIPLY(2), .CLKIN_DIVIDE_BY_2("FALSE"),
61
         .CLKIN_PERIOD(20.000), .CLKOUT_PHASE_SHIFT("NONE"),
62
         .DESKEW_ADJUST("SYSTEM_SYNCHRONOUS"), .DFS_FREQUENCY_MODE("LOW"),
63
         .DLL_FREQUENCY_MODE("LOW"), .DUTY_CYCLE_CORRECTION("TRUE"),
64
         .FACTORY_JF(16'hC080), .PHASE_SHIFT(0), .STARTUP_WAIT("FALSE") )
65
         DCM_SP_INST (.CLKFB(CLKFB_IN),
66
                       .CLKIN(CLKIN_IBUFG),
67
                       .DSSEN(GND_BIT),
68
                       .PSCLK(GND_BIT),
69
                       .PSEN(GND_BIT),
70
                       .PSINCDEC(GND_BIT),
71
                       .RST(RST_IN),
72
                       .CLKDV(CLKDV_BUF),
73
                       .CLKFX(CLKFX_BUF),
74
                       .CLKFX180(),
75
                       .CLK0(CLK0_BUF),
76
                       .CLK2X(),
77
                       .CLK2X180(),
78
                       .CLK90(),
79
                       .CLK180(),
80
                       .CLK270(),
81
                       .LOCKED(LOCKED_OUT),
82
                       .PSDONE(),
83
                       .STATUS());
84
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.