OpenCores
URL https://opencores.org/ocsvn/graphicsaccelerator/graphicsaccelerator/trunk

Subversion Repositories graphicsaccelerator

[/] [graphicsaccelerator/] [trunk/] [VGA_Top.par] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 OmarMokhta
Release 13.1 par O.40d (lin)
2
Copyright (c) 1995-2011 Xilinx, Inc.  All rights reserved.
3
 
4
linux-i9em.site::  Tue May 17 19:22:04 2011
5
 
6
par -w -intstyle ise -ol high -t 1 VGA_Top_map.ncd VGA_Top.ncd VGA_Top.pcf
7
 
8
 
9
Constraints file: VGA_Top.pcf.
10
Loading device for application Rf_Device from file '3s200.nph' in environment /media/sda9/ISE_DS/ISE/.
11
   "VGA_Top" is an NCD, version 3.2, device xc3s200, package ft256, speed -5
12
 
13
Initializing temperature to 85.000 Celsius. (default - Range: 0.000 to 85.000 Celsius)
14
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.260 Volts)
15
 
16
INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par
17
   -x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all
18
   internal clocks in this design. Because there are not defined timing requirements, a timing score will not be
19
   reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock.
20
   Note: For the fastest runtime, set the effort level to "std".  For best performance, set the effort level to "high".
21
 
22
Device speed data version:  "PRODUCTION 1.39 2011-02-03".
23
 
24
 
25
Device Utilization Summary:
26
 
27
   Number of BUFGMUXs                        2 out of 8      25%
28
   Number of External IOBs                  29 out of 173    16%
29
      Number of LOCed IOBs                  29 out of 29    100%
30
 
31
   Number of RAMB16s                         6 out of 12     50%
32
   Number of Slices                        504 out of 1920   26%
33
      Number of SLICEMs                      0 out of 960     0%
34
 
35
 
36
 
37
Overall effort level (-ol):   High
38
Placer effort level (-pl):    High
39
Placer cost table entry (-t): 1
40
Router effort level (-rl):    High
41
 
42
Starting initial Timing Analysis.  REAL time: 2 secs
43
Finished initial Timing Analysis.  REAL time: 2 secs
44
 
45
 
46
Starting Placer
47
Total REAL time at the beginning of Placer: 2 secs
48
Total CPU  time at the beginning of Placer: 1 secs
49
 
50
Phase 1.1  Initial Placement Analysis
51
Phase 1.1  Initial Placement Analysis (Checksum:962ecf22) REAL time: 3 secs
52
 
53
Phase 2.7  Design Feasibility Check
54
Phase 2.7  Design Feasibility Check (Checksum:962ecf22) REAL time: 3 secs
55
 
56
Phase 3.31  Local Placement Optimization
57
Phase 3.31  Local Placement Optimization (Checksum:962ecf22) REAL time: 3 secs
58
 
59
Phase 4.2  Initial Clock and IO Placement
60
 
61
Phase 4.2  Initial Clock and IO Placement (Checksum:23c362e2) REAL time: 3 secs
62
 
63
Phase 5.36  Local Placement Optimization
64
Phase 5.36  Local Placement Optimization (Checksum:23c362e2) REAL time: 3 secs
65
 
66
Phase 6.8  Global Placement
67
...........
68
.....................
69
...
70
.................................................................
71
....
72
.........
73
Phase 6.8  Global Placement (Checksum:1fb7ff71) REAL time: 8 secs
74
 
75
Phase 7.5  Local Placement Optimization
76
Phase 7.5  Local Placement Optimization (Checksum:1fb7ff71) REAL time: 8 secs
77
 
78
Phase 8.18  Placement Optimization
79
Phase 8.18  Placement Optimization (Checksum:3d2812bc) REAL time: 10 secs
80
 
81
Phase 9.5  Local Placement Optimization
82
Phase 9.5  Local Placement Optimization (Checksum:3d2812bc) REAL time: 10 secs
83
 
84
Total REAL time to Placer completion: 10 secs
85
Total CPU  time to Placer completion: 9 secs
86
Writing design to file VGA_Top.ncd
87
 
88
 
89
 
90
Starting Router
91
 
92
 
93
Phase  1  : 3326 unrouted;      REAL time: 11 secs
94
 
95
Phase  2  : 3112 unrouted;      REAL time: 11 secs
96
 
97
Phase  3  : 1358 unrouted;      REAL time: 11 secs
98
 
99
Phase  4  : 1395 unrouted; (Par is working to improve performance)     REAL time: 12 secs
100
 
101
Phase  5  : 0 unrouted; (Par is working to improve performance)     REAL time: 16 secs
102
 
103
Updating file: VGA_Top.ncd with current fully routed design.
104
 
105
Phase  6  : 0 unrouted; (Par is working to improve performance)     REAL time: 17 secs
106
 
107
Phase  7  : 0 unrouted; (Par is working to improve performance)     REAL time: 34 secs
108
 
109
Phase  8  : 0 unrouted; (Par is working to improve performance)     REAL time: 34 secs
110
 
111
Phase  9  : 0 unrouted; (Par is working to improve performance)     REAL time: 35 secs
112
 
113
Total REAL time to Router completion: 35 secs
114
Total CPU time to Router completion: 33 secs
115
 
116
Partition Implementation Status
117
-------------------------------
118
 
119
  No Partitions were found in this design.
120
 
121
-------------------------------
122
 
123
Generating "PAR" statistics.
124
 
125
**************************
126
Generating Clock Report
127
**************************
128
 
129
+---------------------+--------------+------+------+------------+-------------+
130
|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
131
+---------------------+--------------+------+------+------------+-------------+
132
|           Clk_BUFGP |      BUFGMUX0| No   |  142 |  0.003     |  0.883      |
133
+---------------------+--------------+------+------+------------+-------------+
134
|Inst_FreqDiv/counter |              |      |      |            |             |
135
|                <19> |      BUFGMUX3| No   |   20 |  0.001     |  0.882      |
136
+---------------------+--------------+------+------+------------+-------------+
137
 
138
* Net Skew is the difference between the minimum and maximum routing
139
only delays for the net. Note this is different from Clock Skew which
140
is reported in TRCE timing report. Clock Skew is the difference between
141
the minimum and maximum path delays which includes logic delays.
142
 
143
Timing Score: 0 (Setup: 0, Hold: 0)
144
 
145
Asterisk (*) preceding a constraint indicates it was not met.
146
   This may be due to a setup or hold violation.
147
 
148
----------------------------------------------------------------------------------------------------------
149
  Constraint                                |    Check    | Worst Case |  Best Case | Timing |   Timing
150
                                            |             |    Slack   | Achievable | Errors |    Score
151
----------------------------------------------------------------------------------------------------------
152
  Autotimespec constraint for clock net Clk | SETUP       |         N/A|    12.182ns|     N/A|           0
153
  _BUFGP                                    | HOLD        |     0.784ns|            |       0|           0
154
----------------------------------------------------------------------------------------------------------
155
  Autotimespec constraint for clock net Ins | SETUP       |         N/A|     5.263ns|     N/A|           0
156
  t_FreqDiv/counter<19>                     | HOLD        |     1.230ns|            |       0|           0
157
----------------------------------------------------------------------------------------------------------
158
 
159
 
160
All constraints were met.
161
INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the
162
   constraint is not analyzed due to the following: No paths covered by this
163
   constraint; Other constraints intersect with this constraint; or This
164
   constraint was disabled by a Path Tracing Control. Please run the Timespec
165
   Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI.
166
 
167
 
168
Generating Pad Report.
169
 
170
All signals are completely routed.
171
 
172
Total REAL time to PAR completion: 35 secs
173
Total CPU time to PAR completion: 33 secs
174
 
175
Peak Memory Usage:  131 MB
176
 
177
Placement: Completed - No errors found.
178
Routing: Completed - No errors found.
179
 
180
Number of error messages: 0
181
Number of warning messages: 0
182
Number of info messages: 1
183
 
184
Writing design to file VGA_Top.ncd
185
 
186
 
187
 
188
PAR done!

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.