OpenCores
URL https://opencores.org/ocsvn/mips_enhanced/mips_enhanced/trunk

Subversion Repositories mips_enhanced

[/] [mips_enhanced/] [trunk/] [grlib-gpl-1.0.19-b3188/] [boards/] [ge-hpe-midi-ep2s180/] [default.sdc] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 dimamali
# Synplicity, Inc. constraint file
2
# /home/jiri/ibm/vhdl/grlib/boards/gr-pci-xc2v/default.sdc
3
# Written on Fri Jul 30 18:56:40 2004
4
# by Synplify Pro, 7.6        Scope Editor
5
 
6
#
7
# Clocks
8
#
9
define_clock -name   -disable {clk}  -freq 100.000 -clockgroup default_clkgroup
10
define_clock -name   -disable {pci_clk}  -freq 40.000 -clockgroup pci_clkgroup
11
 
12
#
13
# Clock to Clock
14
#
15
 
16
#
17
# Inputs/Outputs
18
#
19
define_output_delay -disable     -default  14.00 -improve 0.00 -route 0.00 -ref {clk:r}
20
define_input_delay -disable      -default  14.00 -improve 0.00 -route 0.00 -ref {clk:r}
21
define_output_delay -disable      -default  14.00 -improve 0.00 -route 0.00 -ref {pci_clk:r}
22
define_input_delay -disable       -default  18.00 -improve 0.00 -route 0.00 -ref {pci_clk:r}
23
define_input_delay -disable       {pci_rst}  0.00 -improve 0.00 -route 0.00 -ref {pci_clk:r}
24
 
25
#
26
# Registers
27
#
28
 
29
#
30
# Multicycle Path
31
#
32
 
33
#
34
# False Path
35
#
36
 
37
#
38
# Delay Path
39
#
40
 
41
#
42
# Attributes
43
#
44
define_global_attribute          syn_useioff {1}
45
 
46
#
47
# Compile Points
48
#
49
 
50
#
51
# Other Constraints
52
#

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.