OpenCores
URL https://opencores.org/ocsvn/mips_enhanced/mips_enhanced/trunk

Subversion Repositories mips_enhanced

[/] [mips_enhanced/] [trunk/] [grlib-gpl-1.0.19-b3188/] [designs/] [leon3-memec-v2mb1000/] [prom.S] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 dimamali
 
2
/* Template boot-code for LEON3 test benches */
3
 
4
#ifndef STACKSIZE
5
#define STACKSIZE 0x00002000
6
#endif
7
 
8
#include "prom.h"
9
 
10
        .seg    "text"
11
        .proc   0
12
        .align  4
13
        .global start
14
start:
15
 
16
        flush
17
        set 0x10e0, %g1         ! init IU
18
        mov %g1, %psr
19
        mov %g0, %wim
20
        mov %g0, %tbr
21
        mov %g0, %y
22
        nop
23
        set  0x81000f, %g1
24
        sta %g1, [%g0] 2
25
2:
26
        mov %asr17, %g3
27
        and %g3, 0x1f, %g3
28
        mov %g0, %g4
29
        mov %g0, %g5
30
        mov %g0, %g6
31
        mov %g0, %g7
32
1:
33
        mov %g0, %l0
34
        mov %g0, %l1
35
        mov %g0, %l2
36
        mov %g0, %l3
37
        mov %g0, %l4
38
        mov %g0, %l5
39
        mov %g0, %l6
40
        mov %g0, %l7
41
        mov %g0, %o0
42
        mov %g0, %o1
43
        mov %g0, %o2
44
        mov %g0, %o3
45
        mov %g0, %o4
46
        mov %g0, %o5
47
        mov %g0, %o6
48
        mov %g0, %o7
49
        subcc %g3, 1, %g3
50
        bge 1b
51
        save
52
 
53
        mov     2, %g1
54
        mov     %g1, %wim
55
        set 0x10e0, %g1         ! enable traps
56
        mov %g1, %psr
57
        nop; nop; nop;
58
 
59
        mov %psr, %g1
60
        srl %g1, 12, %g1
61
        andcc %g1, 1, %g0
62
        be 1f
63
        nop
64
 
65
        set _fsrxx, %g3
66
        ld [%g3], %fsr
67
        ldd [%g3], %f0
68
        ldd [%g3], %f2
69
        ldd [%g3], %f4
70
        ldd [%g3+8], %f6
71
        ldd [%g3], %f8
72
        ldd [%g3], %f10
73
        ldd [%g3], %f12
74
        ldd [%g3], %f14
75
        ldd [%g3], %f16
76
        ldd [%g3], %f18
77
        ldd [%g3], %f20
78
        ldd [%g3], %f22
79
        ldd [%g3], %f24
80
        ldd [%g3], %f26
81
        ldd [%g3], %f28
82
        ba  1f
83
        ldd [%g3], %f30
84
 
85
.align  8
86
_fsrxx:
87
        .word 0
88
        .word 0
89
 
90
1:
91
        mov %asr17, %g3
92
        srl %g3, 28, %g3
93
        andcc %g3, 0x0f, %g3
94
        bne 1f
95
 
96
        set L2MCTRLIO, %g1
97
        set MCFG1, %g2
98
        st  %g2, [%g1]
99
        set MCFG2, %g2
100
        st  %g2, [%g1+4]
101
        set MCFG3, %g2
102
        st  %g2, [%g1+8]
103
!       set IRQCTRL, %g1
104
!       set 0x0ffff, %g2
105
!       st  %g2, [%g1+0x10]
106
 
107
        set 0xFFFFF880, %g1
108
        ld  [%g1], %g2
109
        srl %g2, 12, %g2
110
        set 0x01025, %g1
111
        subcc %g1, %g2, %g0
112
        bne 1f
113
 
114
/*
115
        set ASDCFG, %g1
116
!       set DSDCFG, %g2
117
 
118
        ld  [%g1], %g2
119
        ld  [%g1+4], %g2
120
        set 0x6b60830a, %g2
121
        st  %g2, [%g1]
122
        nop; nop; nop; nop; nop; nop; nop; nop
123
        set 0x6b68830a, %g2     ! precharge
124
        st  %g2, [%g1]
125
        nop; nop; nop; nop; nop; nop; nop; nop
126
        set 0x6b7c830a, %g2     ! load extended
127
        st  %g2, [%g1]
128
        nop; nop; nop; nop; nop; nop; nop; nop
129
        set 0x6b7a830a, %g2     ! load config
130
        st  %g2, [%g1]
131
        nop; nop; nop; nop; nop; nop; nop; nop
132
        set 0x6b68830a, %g2     ! precharge
133
        st  %g2, [%g1]
134
        nop; nop; nop; nop; nop; nop; nop; nop
135
        set 0x6b70830a, %g2     ! refresh
136
        st  %g2, [%g1]
137
        nop; nop; nop; nop; nop; nop; nop; nop
138
        set 0x6b70830a, %g2     ! refresh
139
        st  %g2, [%g1]
140
        nop; nop; nop; nop; nop; nop; nop; nop
141
        set 0x6b78830a, %g2     ! load config
142
        st  %g2, [%g1]
143
        nop; nop; nop; nop; nop; nop; nop; nop
144
        set 0xeb00830a, %g2     ! enable refresh counter
145
        st  %g2, [%g1]
146
 
147
        set 0x80000c00, %g4
148
        set 0x40000000, %g5
149
        st %g5, [%g4]
150
        add %g5, 0xf8, %g5
151
        st %g5, [%g4+4]
152
        set 0x1a0040, %g5
153
        st %g5, [%g4+8]
154
4:
155
        ba 4b
156
        nop
157
*/
158
 
159
        ! %g3 = cpu index
160
1:      set STACKSIZE, %g2
161
        mov %g0, %g1
162
2:      subcc %g3, 0, %g0
163
        be 3f
164
        nop
165
        add %g1, %g2, %g1
166
        ba 2b
167
        sub %g3, 1, %g3
168
 
169
 
170
3:      set RAMSTART+ RAMSIZE-32, %fp
171
        sub %fp, %g1, %fp
172
        sub %fp, 96, %sp
173
 
174
        set RAMSTART, %g1
175
 
176
/*
177
        set 0x80000c00, %g2
178
        st %g1, [%g2]
179
        add %g1, 0x14, %g3
180
        st %g3, [%g2+4]
181
        set 0x1a08, %g3
182
        st %g3, [%g2+8]
183
*/
184
/*
185
        set 0x01000000, %g2
186
        set 0x01000000, %g3
187
        std %g2, [%g1]
188
        std %g2, [%g1+8]
189
        std %g2, [%g1+0x10]
190
        std %g2, [%g1+0x18]
191
        std %g2, [%g1+0x20]
192
        set 0x01234567, %g2
193
        set 0x89abcdef, %g3
194
        stb %g2, [%g1+12]
195
        stb %g3, [%g1+13]
196
        sth %g2, [%g1+14]
197
        st %g1, [%g1+8]
198
        std %g2, [%g1]
199
        ld  [%g1], %g4
200
        ld  [%g1+4], %g4
201
        ld  [%g1+8], %g4
202
        ld  [%g1+12], %g4
203
        ldub  [%g1+0], %g4
204
        ldub  [%g1+1], %g4
205
        ldub  [%g1+2], %g4
206
        ldub  [%g1+3], %g4
207
        lduh  [%g1+0], %g4
208
        lduh  [%g1+2], %g4
209
 
210
        ldd  [%g1], %g4
211
 
212
!       ba 3b
213
 
214
        nop
215
*/
216
        jmp %g1
217
        nop
218
 
219
.align  32

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.