OpenCores
URL https://opencores.org/ocsvn/myblaze/myblaze/trunk

Subversion Repositories myblaze

[/] [myblaze/] [trunk/] [system/] [uart_test_top/] [SysTop.par] - Blame information for rev 6

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 6 rockee
Release 10.1.03 par K.39 (lin64)
2
Copyright (c) 1995-2008 Xilinx, Inc.  All rights reserved.
3
 
4
jami::  Sun Nov 21 23:39:05 2010
5
 
6
par -w -intstyle ise -ol std -t 1 SysTop_map.ncd SysTop.ncd SysTop.pcf
7
 
8
 
9
Constraints file: SysTop.pcf.
10
Loading device for application Rf_Device from file '3s500e.nph' in environment
11
/home/daniel/Applications/Xilinx/10.1/ISE.
12
   "SysTop" is an NCD, version 3.2, device xc3s500e, package fg320, speed -4
13
 
14
Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius)
15
Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.320 Volts)
16
 
17
 
18
Device speed data version:  "PRODUCTION 1.27 2008-01-09".
19
 
20
 
21
Design Summary Report:
22
 
23
 Number of External IOBs                          13 out of 232     5%
24
 
25
   Number of External Input IOBs                  3
26
 
27
      Number of External Input IBUFs              3
28
        Number of LOCed External Input IBUFs      3 out of 3     100%
29
 
30
 
31
   Number of External Output IOBs                10
32
 
33
      Number of External Output IOBs             10
34
        Number of LOCed External Output IOBs      9 out of 10     90%
35
 
36
 
37
   Number of External Bidir IOBs                  0
38
 
39
 
40
   Number of BUFGMUXs                        1 out of 24      4%
41
   Number of RAMB16s                        11 out of 20     55%
42
   Number of Slices                        702 out of 4656   15%
43
      Number of SLICEMs                      0 out of 2328    0%
44
 
45
 
46
 
47
Overall effort level (-ol):   Standard
48
Placer effort level (-pl):    High
49
Placer cost table entry (-t): 1
50
Router effort level (-rl):    Standard
51
 
52
Starting initial Timing Analysis.  REAL time: 1 secs
53
Finished initial Timing Analysis.  REAL time: 1 secs
54
 
55
WARNING:Par:288 - The signal rxd_line_IBUF has no load.  PAR will not attempt to route this signal.
56
 
57
Starting Placer
58
 
59
Phase 1.1
60
Phase 1.1 (Checksum:4fe77) REAL time: 2 secs
61
 
62
Phase 2.7
63
INFO:Place:834 - Only a subset of IOs are locked. Out of 10 IOs, 9 are locked and 1 are not locked. If you would like to
64
   print the names of these IOs, please set the environment variable XIL_PAR_DESIGN_CHECK_VERBOSE to 1.
65
Phase 2.7 (Checksum:4fe77) REAL time: 2 secs
66
 
67
Phase 3.31
68
Phase 3.31 (Checksum:4fe77) REAL time: 2 secs
69
 
70
Phase 4.2
71
...
72
......
73
Phase 4.2 (Checksum:50e94) REAL time: 2 secs
74
 
75
Phase 5.30
76
Phase 5.30 (Checksum:50e94) REAL time: 2 secs
77
 
78
Phase 6.3
79
...
80
Phase 6.3 (Checksum:50f8b) REAL time: 2 secs
81
 
82
Phase 7.5
83
Phase 7.5 (Checksum:50f8b) REAL time: 2 secs
84
 
85
Phase 8.8
86
......................
87
.......
88
.....
89
Phase 8.8 (Checksum:405439) REAL time: 7 secs
90
 
91
Phase 9.5
92
Phase 9.5 (Checksum:405439) REAL time: 7 secs
93
 
94
Phase 10.18
95
Phase 10.18 (Checksum:410575) REAL time: 10 secs
96
 
97
Phase 11.5
98
Phase 11.5 (Checksum:410575) REAL time: 10 secs
99
 
100
REAL time consumed by placer: 10 secs
101
CPU  time consumed by placer: 10 secs
102
Writing design to file SysTop.ncd
103
 
104
 
105
Total REAL time to Placer completion: 10 secs
106
Total CPU time to Placer completion: 10 secs
107
 
108
Starting Router
109
 
110
Phase 1: 5979 unrouted;       REAL time: 12 secs
111
 
112
Phase 2: 5657 unrouted;       REAL time: 12 secs
113
 
114
Phase 3: 1686 unrouted;       REAL time: 13 secs
115
 
116
Phase 4: 1686 unrouted; (0)      REAL time: 13 secs
117
 
118
Phase 5: 1686 unrouted; (0)      REAL time: 13 secs
119
 
120
Phase 6: 1686 unrouted; (0)      REAL time: 13 secs
121
 
122
Phase 7: 0 unrouted; (0)      REAL time: 14 secs
123
 
124
Phase 8: 0 unrouted; (0)      REAL time: 14 secs
125
 
126
Phase 9: 0 unrouted; (0)      REAL time: 15 secs
127
 
128
 
129
Total REAL time to Router completion: 15 secs
130
Total CPU time to Router completion: 15 secs
131
 
132
Partition Implementation Status
133
-------------------------------
134
 
135
  No Partitions were found in this design.
136
 
137
-------------------------------
138
 
139
Generating "PAR" statistics.
140
 
141
**************************
142
Generating Clock Report
143
**************************
144
 
145
+---------------------+--------------+------+------+------------+-------------+
146
|        Clock Net    |   Resource   |Locked|Fanout|Net Skew(ns)|Max Delay(ns)|
147
+---------------------+--------------+------+------+------------+-------------+
148
|         clock_BUFGP | BUFGMUX_X1Y11| No   |  290 |  0.084     |  0.204      |
149
+---------------------+--------------+------+------+------------+-------------+
150
 
151
* Net Skew is the difference between the minimum and maximum routing
152
only delays for the net. Note this is different from Clock Skew which
153
is reported in TRCE timing report. Clock Skew is the difference between
154
the minimum and maximum path delays which includes logic delays.
155
 
156
Timing Score: 0
157
 
158
Asterisk (*) preceding a constraint indicates it was not met.
159
   This may be due to a setup or hold violation.
160
 
161
------------------------------------------------------------------------------------------------------
162
  Constraint                                |  Check  | Worst Case |  Best Case | Timing |   Timing
163
                                            |         |    Slack   | Achievable | Errors |    Score
164
------------------------------------------------------------------------------------------------------
165
  TS_clock = PERIOD TIMEGRP "clock" 20 ns H | SETUP   |     2.033ns|    17.967ns|       0|           0
166
  IGH 50%                                   | HOLD    |     0.595ns|            |       0|           0
167
------------------------------------------------------------------------------------------------------
168
 
169
 
170
All constraints were met.
171
 
172
 
173
Generating Pad Report.
174
 
175
All signals are completely routed.
176
 
177
WARNING:Par:283 - There are 1 loadless signals in this design. This design will cause Bitgen to issue DRC warnings.
178
 
179
Total REAL time to PAR completion: 16 secs
180
Total CPU time to PAR completion: 16 secs
181
 
182
Peak Memory Usage:  372 MB
183
 
184
Placement: Completed - No errors found.
185
Routing: Completed - No errors found.
186
Timing: Completed - No errors found.
187
 
188
Number of error messages: 0
189
Number of warning messages: 3
190
Number of info messages: 1
191
 
192
Writing design to file SysTop.ncd
193
 
194
 
195
 
196
PAR done!

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.