OpenCores
URL https://opencores.org/ocsvn/nlprg/nlprg/trunk

Subversion Repositories nlprg

[/] [nlprg/] [trunk/] [nlprg/] [rtl/] [nlprg6.v] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 4 fra93
/*
2
 * Generated by Digital. Don't modify this file!
3
 * Any changes will be lost if this file is regenerated.
4
 */
5
 
6
module DIG_D_FF_AS_1bit
7
#(
8
    parameter Default = 0
9
)
10
(
11
   input Set,
12
   input D,
13
   input C,
14
   input Clr,
15
   output Q,
16
   output \~Q
17
);
18
    reg state;
19
 
20
    assign Q = state;
21
    assign \~Q  = ~state;
22
 
23
    always @ (posedge C or posedge Clr or posedge Set)
24
    begin
25
        if (Set)
26
            state <= 1'b1;
27
        else if (Clr)
28
            state <= 'h0;
29
        else
30
            state <= D;
31
    end
32
 
33
    initial begin
34
        state = Default;
35
    end
36
endmodule
37
 
38
module nlprg6 (
39
  input ck,
40
  input rst,
41
  output [5:0] o
42
);
43
  wire o0;
44
  wire o1;
45
  wire o2;
46
  wire o3;
47
  wire o4;
48
  wire o5;
49
  wire s0;
50
  wire s1;
51
  wire s2;
52
  DIG_D_FF_AS_1bit #(
53
    .Default(0)
54
  )
55
  DIG_D_FF_AS_1bit_i0 (
56
    .Set( 1'b0 ),
57
    .D( s0 ),
58
    .C( ck ),
59
    .Clr( rst ),
60
    .Q( o0 )
61
  );
62
  DIG_D_FF_AS_1bit #(
63
    .Default(0)
64
  )
65
  DIG_D_FF_AS_1bit_i1 (
66
    .Set( 1'b0 ),
67
    .D( s1 ),
68
    .C( ck ),
69
    .Clr( rst ),
70
    .Q( o2 )
71
  );
72
  DIG_D_FF_AS_1bit #(
73
    .Default(0)
74
  )
75
  DIG_D_FF_AS_1bit_i2 (
76
    .Set( 1'b0 ),
77
    .D( s2 ),
78
    .C( ck ),
79
    .Clr( rst ),
80
    .Q( o1 )
81
  );
82
  DIG_D_FF_AS_1bit #(
83
    .Default(0)
84
  )
85
  DIG_D_FF_AS_1bit_i3 (
86
    .Set( 1'b0 ),
87
    .D( o2 ),
88
    .C( ck ),
89
    .Clr( rst ),
90
    .Q( o3 )
91
  );
92
  DIG_D_FF_AS_1bit #(
93
    .Default(0)
94
  )
95
  DIG_D_FF_AS_1bit_i4 (
96
    .Set( 1'b0 ),
97
    .D( o3 ),
98
    .C( ck ),
99
    .Clr( rst ),
100
    .Q( o4 )
101
  );
102
  DIG_D_FF_AS_1bit #(
103
    .Default(0)
104
  )
105
  DIG_D_FF_AS_1bit_i5 (
106
    .Set( 1'b0 ),
107
    .D( o4 ),
108
    .C( ck ),
109
    .Clr( rst ),
110
    .Q( o5 )
111
  );
112
  assign o[0] = o0;
113
  assign o[1] = o1;
114
  assign o[2] = o2;
115
  assign o[3] = o3;
116
  assign o[4] = o4;
117
  assign o[5] = o5;
118
  assign s0 = ~ ((o4 ^ o5) ^ o2);
119
  assign s2 = ((o2 ^ o3) ^ o0);
120
  assign s1 = (~ (o2 ^ o1) ^ (o0 & (~ (o5 | o4) & ~ (o3 | o2))));
121
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.