OpenCores
URL https://opencores.org/ocsvn/nlprg/nlprg/trunk

Subversion Repositories nlprg

[/] [nlprg/] [trunk/] [nlprg/] [rtl/] [nlprg7.v] - Blame information for rev 4

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 4 fra93
/*
2
 * Generated by Digital. Don't modify this file!
3
 * Any changes will be lost if this file is regenerated.
4
 */
5
 
6
module DIG_D_FF_AS_1bit
7
#(
8
    parameter Default = 0
9
)
10
(
11
   input Set,
12
   input D,
13
   input C,
14
   input Clr,
15
   output Q,
16
   output \~Q
17
);
18
    reg state;
19
 
20
    assign Q = state;
21
    assign \~Q  = ~state;
22
 
23
    always @ (posedge C or posedge Clr or posedge Set)
24
    begin
25
        if (Set)
26
            state <= 1'b1;
27
        else if (Clr)
28
            state <= 'h0;
29
        else
30
            state <= D;
31
    end
32
 
33
    initial begin
34
        state = Default;
35
    end
36
endmodule
37
 
38
module nlprg7 (
39
  input ck,
40
  input rst,
41
  output [6:0] o
42
);
43
  wire o0;
44
  wire o1;
45
  wire o2;
46
  wire o3;
47
  wire o4;
48
  wire o5;
49
  wire o6;
50
  wire s0;
51
  wire s1;
52
  wire s2;
53
  wire s3;
54
  DIG_D_FF_AS_1bit #(
55
    .Default(0)
56
  )
57
  DIG_D_FF_AS_1bit_i0 (
58
    .Set( 1'b0 ),
59
    .D( s0 ),
60
    .C( ck ),
61
    .Clr( rst ),
62
    .Q( o0 )
63
  );
64
  DIG_D_FF_AS_1bit #(
65
    .Default(0)
66
  )
67
  DIG_D_FF_AS_1bit_i1 (
68
    .Set( 1'b0 ),
69
    .D( s1 ),
70
    .C( ck ),
71
    .Clr( rst ),
72
    .Q( o2 )
73
  );
74
  DIG_D_FF_AS_1bit #(
75
    .Default(0)
76
  )
77
  DIG_D_FF_AS_1bit_i2 (
78
    .Set( 1'b0 ),
79
    .D( s2 ),
80
    .C( ck ),
81
    .Clr( rst ),
82
    .Q( o1 )
83
  );
84
  DIG_D_FF_AS_1bit #(
85
    .Default(0)
86
  )
87
  DIG_D_FF_AS_1bit_i3 (
88
    .Set( 1'b0 ),
89
    .D( s3 ),
90
    .C( ck ),
91
    .Clr( rst ),
92
    .Q( o3 )
93
  );
94
  DIG_D_FF_AS_1bit #(
95
    .Default(0)
96
  )
97
  DIG_D_FF_AS_1bit_i4 (
98
    .Set( 1'b0 ),
99
    .D( o3 ),
100
    .C( ck ),
101
    .Clr( rst ),
102
    .Q( o4 )
103
  );
104
  DIG_D_FF_AS_1bit #(
105
    .Default(0)
106
  )
107
  DIG_D_FF_AS_1bit_i5 (
108
    .Set( 1'b0 ),
109
    .D( o4 ),
110
    .C( ck ),
111
    .Clr( rst ),
112
    .Q( o5 )
113
  );
114
  DIG_D_FF_AS_1bit #(
115
    .Default(0)
116
  )
117
  DIG_D_FF_AS_1bit_i6 (
118
    .Set( 1'b0 ),
119
    .D( o5 ),
120
    .C( ck ),
121
    .Clr( rst ),
122
    .Q( o6 )
123
  );
124
  assign o[0] = o0;
125
  assign o[1] = o1;
126
  assign o[2] = o2;
127
  assign o[3] = o3;
128
  assign o[4] = o4;
129
  assign o[5] = o5;
130
  assign o[6] = o6;
131
  assign s0 = ~ ((o5 ^ o6) ^ o3);
132
  assign s2 = ((o3 ^ o5) ^ o0);
133
  assign s1 = ((o4 ^ o6) ^ o1);
134
  assign s3 = (~ (o3 ^ o2) ^ ((o1 & o0) & (~ (o6 | o5) & ~ (o4 | o3))));
135
endmodule

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.