OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [Mos6502/] [ip/] [T6502/] [doc/] [sym/] [T6502_ctrl.sym] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
v 20100214 1
2
B 300 0  4400 3100 3 60 0 0 -1 -1 0 -1 -1 -1 -1 -1
3
T 400 3250   5 10 1 1 0 0 1 1
4
device=T6502_ctrl
5
T 400 3450 5 10 1 1 0 0 1 1
6
refdes=U?
7
T 400 3600    0 10 0 1 0 0 1 1
8
vendor=opencores.org
9
T 400 3600    0 10 0 1 0 0 1 1
10
library=Mos6502
11
T 400 3600    0 10 0 1 0 0 1 1
12
component=T6502
13
T 400 3600    0 10 0 1 0 0 1 1
14
version=ctrl
15
P 300 200 0 200 10 1 1
16
{
17
T 400 200 5 10 1 1 0 1 1 1
18
pinnumber=timer_irq[1:0]
19
T 400 200 5 10 0 1 0 1 1 1
20
pinseq=1
21
}
22
P 300 400 0 400 10 1 1
23
{
24
T 400 400 5 10 1 1 0 1 1 1
25
pinnumber=pg0_add[7:0]
26
T 400 400 5 10 0 1 0 1 1 1
27
pinseq=2
28
}
29
P 300 600 0 600 10 1 1
30
{
31
T 400 600 5 10 1 1 0 1 1 1
32
pinnumber=mem_wdata[15:0]
33
T 400 600 5 10 0 1 0 1 1 1
34
pinseq=3
35
}
36
P 300 800 0 800 10 1 1
37
{
38
T 400 800 5 10 1 1 0 1 1 1
39
pinnumber=mem_addr[0:0]
40
T 400 800 5 10 0 1 0 1 1 1
41
pinseq=4
42
}
43
P 300 1000 0 1000 10 1 1
44
{
45
T 400 1000 5 10 1 1 0 1 1 1
46
pinnumber=ext_irq_in[2:0]
47
T 400 1000 5 10 0 1 0 1 1 1
48
pinseq=5
49
}
50
P 300 1200 0 1200 4 0 1
51
{
52
T 400 1200 5 10 1 1 0 1 1 1
53
pinnumber=tx_irq
54
T 400 1200 5 10 0 1 0 1 1 1
55
pinseq=6
56
}
57
P 300 1400 0 1400 4 0 1
58
{
59
T 400 1400 5 10 1 1 0 1 1 1
60
pinnumber=rx_irq
61
T 400 1400 5 10 0 1 0 1 1 1
62
pinseq=7
63
}
64
P 300 1600 0 1600 4 0 1
65
{
66
T 400 1600 5 10 1 1 0 1 1 1
67
pinnumber=ps2_data_avail
68
T 400 1600 5 10 0 1 0 1 1 1
69
pinseq=8
70
}
71
P 300 1800 0 1800 4 0 1
72
{
73
T 400 1800 5 10 1 1 0 1 1 1
74
pinnumber=pg0_wr
75
T 400 1800 5 10 0 1 0 1 1 1
76
pinseq=9
77
}
78
P 300 2000 0 2000 4 0 1
79
{
80
T 400 2000 5 10 1 1 0 1 1 1
81
pinnumber=pg0_rd
82
T 400 2000 5 10 0 1 0 1 1 1
83
pinseq=10
84
}
85
P 300 2200 0 2200 4 0 1
86
{
87
T 400 2200 5 10 1 1 0 1 1 1
88
pinnumber=mem_wr
89
T 400 2200 5 10 0 1 0 1 1 1
90
pinseq=11
91
}
92
P 300 2400 0 2400 4 0 1
93
{
94
T 400 2400 5 10 1 1 0 1 1 1
95
pinnumber=mem_rd
96
T 400 2400 5 10 0 1 0 1 1 1
97
pinseq=12
98
}
99
P 300 2600 0 2600 4 0 1
100
{
101
T 400 2600 5 10 1 1 0 1 1 1
102
pinnumber=mem_cs
103
T 400 2600 5 10 0 1 0 1 1 1
104
pinseq=13
105
}
106
P 300 2800 0 2800 4 0 1
107
{
108
T 400 2800 5 10 1 1 0 1 1 1
109
pinnumber=clk
110
T 400 2800 5 10 0 1 0 1 1 1
111
pinseq=14
112
}
113
P 4700 200 5000 200 10 1 1
114
{
115
T 4600 200 5  10 1 1 0 7 1 1
116
pinnumber=mem_rdata[15:0]
117
T 4600 200 5  10 0 1 0 7 1 1
118
pinseq=15
119
}
120
P 4700 400 5000 400 10 1 1
121
{
122
T 4600 400 5  10 1 1 0 7 1 1
123
pinnumber=io_module_vic_irq_in[7:0]
124
T 4600 400 5  10 0 1 0 7 1 1
125
pinseq=16
126
}
127
P 4700 600 5000 600 10 1 1
128
{
129
T 4600 600 5  10 1 1 0 7 1 1
130
pinnumber=io_module_pic_irq_in[7:0]
131
T 4600 600 5  10 0 1 0 7 1 1
132
pinseq=17
133
}
134
P 4700 800 5000 800 10 1 1
135
{
136
T 4600 800 5  10 1 1 0 7 1 1
137
pinnumber=cpu_pg0_data[7:0]
138
T 4600 800 5  10 0 1 0 7 1 1
139
pinseq=18
140
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.