OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [rtl/] [xml/] [adv_dbg_if_cpu0.xml] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30 135 jt_eaton
31
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
32 131 jt_eaton
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34 135 jt_eaton
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
35
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
36 131 jt_eaton
 
37 135 jt_eaton
opencores.org
38
adv_debug_sys
39
adv_dbg_if
40
cpu0
41 131 jt_eaton
 
42
 
43 135 jt_eaton
44 131 jt_eaton
 
45
 
46 133 jt_eaton
 
47
 
48
 
49 134 jt_eaton
 
50 135 jt_eaton
51
  gen_verilog
52
  104.0
53
  none
54
  :*Simulation:*
55
  tools/verilog/gen_verilog
56
    
57
    
58
      destination
59
      cpu0
60
    
61
  
62
63 131 jt_eaton
 
64
 
65
 
66
 
67
 
68
 
69
 
70
 
71
 
72 135 jt_eaton
73 131 jt_eaton
 
74
 
75
 
76
 
77
 
78 135 jt_eaton
79 131 jt_eaton
 
80
 
81
 
82 135 jt_eaton
   
83
      fs-sim
84 131 jt_eaton
 
85 135 jt_eaton
      
86
        
87
        ../verilog/cpu0_defines.v
88
        verilogSource
89
        include
90
      
91 131 jt_eaton
 
92 135 jt_eaton
      
93
        
94
        ../verilog/adbg_or1k_defines.v
95
        verilogSource
96
        include
97
      
98 131 jt_eaton
 
99
 
100 135 jt_eaton
      
101
        
102
        ../verilog/adbg_top.v
103
        verilogSource
104
        module
105
      
106 131 jt_eaton
 
107 135 jt_eaton
      
108
        crc32
109
        ../verilog/adbg_crc32.v
110
        verilogSource
111
        module
112
      
113 131 jt_eaton
 
114
 
115 135 jt_eaton
      
116
        or1k_biu
117
        ../verilog/adbg_or1k_biu.v
118
        verilogSource
119
        module
120
      
121 131 jt_eaton
 
122
 
123 135 jt_eaton
      
124
        or1k_module
125
        ../verilog/adbg_or1k_module.v
126
        verilogSource
127
        module
128
      
129 131 jt_eaton
 
130
 
131 135 jt_eaton
      
132
        or1k_status_reg
133
        ../verilog/adbg_or1k_status_reg.v
134
        verilogSource
135
        module
136
      
137 131 jt_eaton
 
138
 
139
 
140
 
141 135 jt_eaton
      
142
        bytefifo
143
        ../verilog/adbg_bytefifo.v
144
        verilogSource
145
        module
146
      
147 131 jt_eaton
 
148 135 jt_eaton
      
149
        syncflop
150
        ../verilog/adbg_syncflop.v
151
        verilogSource
152
        module
153
      
154 131 jt_eaton
 
155 135 jt_eaton
      
156
        syncreg
157
        ../verilog/adbg_syncreg.v
158
        verilogSource
159
        module
160
      
161 131 jt_eaton
 
162
 
163
 
164 135 jt_eaton
   
165 131 jt_eaton
 
166
 
167 135 jt_eaton
  
168 131 jt_eaton
 
169
 
170
 
171
 
172
 
173 135 jt_eaton
174
       
175 131 jt_eaton
 
176
 
177 135 jt_eaton
              
178
              jtag
179
              
180
              
181
                                   ipxact:library="adv_debug_sys"
182
                                   ipxact:name="adv_dbg_if"
183
                                   ipxact:version="jtag_i"/>
184
              
185
              
186 131 jt_eaton
 
187
 
188 135 jt_eaton
              
189
              cpu0
190
              
191
              
192
                                   ipxact:library="adv_debug_sys"
193
                                   ipxact:name="adv_dbg_if"
194
                                   ipxact:version="cpu0_i"/>
195
              
196
              
197 131 jt_eaton
 
198
 
199 135 jt_eaton
              
200
              verilog
201
              
202
              
203
                                   ipxact:library="Testbench"
204
                                   ipxact:name="toolflow"
205
                                   ipxact:version="verilog"/>
206
              
207
              
208 131 jt_eaton
 
209
 
210
 
211
 
212
 
213
 
214 135 jt_eaton
              
215
              sim:*Simulation:*
216
              Verilog
217
              
218
                     
219
                            fs-sim
220
                     
221
              
222 131 jt_eaton
 
223
 
224 135 jt_eaton
              
225
              syn:*Synthesis:*
226
              Verilog
227
              
228
                     
229
                            fs-sim
230
                     
231
              
232 131 jt_eaton
 
233 135 jt_eaton
              
234
              doc
235
              
236
              
237
                                   ipxact:library="Testbench"
238
                                   ipxact:name="toolflow"
239
                                   ipxact:version="documentation"/>
240
              
241
              :*Documentation:*
242
              Verilog
243
              
244 131 jt_eaton
 
245
 
246
 
247 135 jt_eaton
      
248 131 jt_eaton
 
249
 
250
 
251
 
252 135 jt_eaton
253 131 jt_eaton
 
254
 
255
 
256 135 jt_eaton
257 131 jt_eaton
 
258
 
259
 
260 135 jt_eaton
261 131 jt_eaton
 
262
 
263
 
264
 
265
 
266
 
267
 
268
 
269
 
270
 
271
 
272
 
273 135 jt_eaton

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.