OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [sim/] [testbenches/] [xml/] [adv_dbg_if_jsp_tb.xml] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
5 135 jt_eaton
6
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
7 131 jt_eaton
xmlns:socgen="http://opencores.org"
8
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
9 135 jt_eaton
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
10
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
11 131 jt_eaton
 
12 135 jt_eaton
opencores.org
13
adv_debug_sys
14
adv_dbg_if
15
jsp_tb
16 131 jt_eaton
 
17
 
18
 
19 135 jt_eaton
20 131 jt_eaton
 
21
 
22
 
23
 
24 135 jt_eaton
25
  gen_verilog
26
  104.0
27
  none
28
  :*common:*
29
  tools/verilog/gen_verilog
30
  
31
    
32
      destination
33
      adv_dbg_if_jsp_tb
34
    
35
  
36
37 131 jt_eaton
 
38
 
39
 
40 135 jt_eaton
41 131 jt_eaton
 
42
 
43
 
44
 
45
 
46
 
47 135 jt_eaton
48
49
    JTAG_MODEL_DIVCNT     4'h4
50
    JTAG_MODEL_SIZE       4
51
    wb_addr_width       32
52
    wb_data_width       32
53
54 131 jt_eaton
 
55 135 jt_eaton
       
56 131 jt_eaton
 
57 135 jt_eaton
              
58
              Params
59
              
60
              
61
                                   ipxact:library="adv_debug_sys"
62
                                   ipxact:name="adv_dbg_if"
63
                                   ipxact:version="jsp_dut.params"/>
64
             
65
              
66 131 jt_eaton
 
67
 
68 135 jt_eaton
              
69
              Bfm
70
              
71
                                   ipxact:library="adv_debug_sys"
72
                                   ipxact:name="adv_dbg_if"
73
                                   ipxact:version="bfm.design"/>
74
              
75 131 jt_eaton
 
76
 
77 135 jt_eaton
              
78
              Jsp_Bfm
79
              
80
                                   ipxact:library="adv_debug_sys"
81
                                   ipxact:name="adv_dbg_if"
82
                                   ipxact:version="jsp_bfm.design"/>
83
              
84 131 jt_eaton
 
85
 
86
 
87
 
88 135 jt_eaton
              
89
              icarus
90
              
91
              
92
                                   ipxact:library="Testbench"
93
                                   ipxact:name="toolflow"
94
                                   ipxact:version="icarus"/>
95
              
96
              
97 131 jt_eaton
 
98
 
99
 
100
 
101 135 jt_eaton
              
102
              common:*common:*
103
              Verilog
104
              
105
                     
106
                            fs-common
107
                     
108
              
109 131 jt_eaton
 
110
 
111 135 jt_eaton
              
112
              sim:*Simulation:*
113
              Verilog
114
              
115
                     
116
                            fs-sim
117
                     
118
              
119 131 jt_eaton
 
120 135 jt_eaton
              
121
              lint:*Lint:*
122
              Verilog
123
              
124
                     
125
                            fs-lint
126
                     
127
              
128 131 jt_eaton
 
129 135 jt_eaton
      
130 131 jt_eaton
 
131
 
132
 
133
 
134 135 jt_eaton
135 131 jt_eaton
 
136
 
137
 
138
 
139
 
140 135 jt_eaton
141 131 jt_eaton
 
142
 
143
 
144
 
145 135 jt_eaton
   
146
      fs-common
147 131 jt_eaton
 
148
 
149
 
150
 
151
 
152 135 jt_eaton
      
153
        
154
        ../verilog/tb.jsp
155
        verilogSource
156
        fragment
157
      
158 131 jt_eaton
 
159
 
160
 
161
 
162
 
163
 
164
 
165
 
166 135 jt_eaton
   
167 131 jt_eaton
 
168
 
169
 
170
 
171
 
172 135 jt_eaton
   
173
      fs-sim
174 131 jt_eaton
 
175
 
176 135 jt_eaton
      
177
        
178
        ../verilog/tb.ext
179
        verilogSource
180
        fragment
181
      
182 131 jt_eaton
 
183
 
184
 
185
 
186 135 jt_eaton
      
187
        
188
        ../verilog/common/adv_dbg_if_jsp_tb
189
        verilogSourcemodule
190
      
191 131 jt_eaton
 
192
 
193
 
194
 
195 135 jt_eaton
   
196 131 jt_eaton
 
197
 
198 135 jt_eaton
   
199
      fs-lint
200
      
201
        
202
        ../verilog/common/adv_dbg_if_jsp_tb
203
        verilogSourcemodule
204
      
205 131 jt_eaton
 
206
 
207 135 jt_eaton
   
208 131 jt_eaton
 
209
 
210
 
211
 
212
 
213 135 jt_eaton
214 131 jt_eaton
 
215
 
216
 
217
 
218
 
219 135 jt_eaton

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.