OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [adv_debug_sys/] [Hardware/] [adv_dbg_if/] [sim/] [testbenches/] [xml/] [adv_dbg_if_wb_cpu0_jsp_duth.design.xml] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 133 jt_eaton
2
9 135 jt_eaton
10
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
11 133 jt_eaton
xmlns:socgen="http://opencores.org"
12
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
13 135 jt_eaton
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
14
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
15
opencores.org
16
adv_debug_sys
17
adv_dbg_if
18
wb_cpu0_jsp_duth.design
19
20 133 jt_eaton
 
21
 
22 135 jt_eaton
23
24 133 jt_eaton
 
25 135 jt_eaton
26
dut
27
28
29
30
31
32

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.