OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [doc/] [sch/] [spi_interface_def.sch] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
v 20100214 1
2
C 1800 300 1 0 0 in_port_vector.sym
3
{
4
T 1800 300 5 10 1 1 0 6 1 1
5
refdes=tx_data[15:0]
6
}
7
C 1800 700 1 0 0 in_port.sym
8
{
9
T 1800 700 5 10 1 1 0 6 1 1
10
refdes=spi_sel_n_pad_in
11
}
12
C 1800 1100 1 0 0 in_port.sym
13
{
14
T 1800 1100 5 10 1 1 0 6 1 1
15
refdes=spi_mosi_pad_in
16
}
17
C 1800 1500 1 0 0 in_port.sym
18
{
19
T 1800 1500 5 10 1 1 0 6 1 1
20
refdes=spi_clk_pad_in
21
}
22
C 1800 1900 1 0 0 in_port.sym
23
{
24
T 1800 1900 5 10 1 1 0 6 1 1
25
refdes=reset
26
}
27
C 1800 2300 1 0 0 in_port.sym
28
{
29
T 1800 2300 5 10 1 1 0 6 1 1
30
refdes=clk
31
}
32
C 4700 300  1 0  0 out_port_vector.sym
33
{
34
T 5700 300 5  10 1 1 0 0 1 1
35
refdes=rx_data[15:0]
36
}
37
C 4700 700  1 0 0 out_port.sym
38
{
39
T 5700 700 5  10 1 1 0 0 1 1
40
refdes=spi_miso_pad_out
41
}
42
C 4700 1100  1 0 0 out_port.sym
43
{
44
T 5700 1100 5  10 1 1 0 0 1 1
45
refdes=busy
46
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.