OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [Testbench/] [bfms/] [io_probe/] [rtl/] [xml/] [io_probe_def.xml] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
30 135 jt_eaton
31
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
32 131 jt_eaton
xmlns:socgen="http://opencores.org"
33
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
34 135 jt_eaton
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
35
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
36 131 jt_eaton
 
37 135 jt_eaton
opencores.org
38
Testbench
39
io_probe
40
def
41 131 jt_eaton
 
42
 
43
 
44
 
45
 
46
 
47
 
48 135 jt_eaton
49 131 jt_eaton
 
50 135 jt_eaton
51
  gen_verilog_sim
52
  104.0
53
  none
54
  :*Simulation:*
55
  tools/verilog/gen_verilog
56
    
57
    
58
      destination
59
      io_probe_def
60
    
61
  
62
63 131 jt_eaton
 
64
 
65 135 jt_eaton
66
  gen_verilog_syn
67
  104.0
68
  none
69
  :*Synthesis:*
70
  tools/verilog/gen_verilog
71
    
72
    
73
      destination
74
      io_probe_def
75
    
76
  
77
78 131 jt_eaton
 
79
 
80
 
81 135 jt_eaton
82 131 jt_eaton
 
83
 
84
 
85
 
86
 
87
 
88
 
89
 
90 135 jt_eaton
91 131 jt_eaton
 
92
 
93
 
94
 
95 135 jt_eaton
                
96
                        
97
                                verilog
98
                                verilog
99
                                io_probe_def
100
                                
101
                                        
102
                                                WIDTH
103
                                                1
104
                                        
105
                                
106
                                
107
                                        fs-sim
108
                                
109
                        
110
                
111 131 jt_eaton
 
112
 
113
 
114
 
115 135 jt_eaton
 
116
 
117
       
118
 
119
 
120
 
121
                        
122
                                rtl
123
                                verilog:Kactus2:
124
                                verilog
125
                        
126
 
127
 
128
            
129
              verilog
130
              
131
              
132
                                   ipxact:library="Testbench"
133
                                   ipxact:name="toolflow"
134
                                   ipxact:version="verilog"/>
135
              
136
              
137
 
138
 
139
 
140
 
141
 
142
              
143
              sim:*Simulation:*
144 131 jt_eaton
 
145 135 jt_eaton
              Verilog
146
              
147
                     
148
                            fs-sim
149
                     
150
              
151 131 jt_eaton
 
152 135 jt_eaton
              
153
              syn:*Synthesis:*
154 131 jt_eaton
 
155 135 jt_eaton
              Verilog
156
              
157
                     
158
                            fs-syn
159
                     
160
              
161 131 jt_eaton
 
162
 
163 135 jt_eaton
              
164
              doc
165
              
166
              
167
                                   ipxact:library="Testbench"
168
                                   ipxact:name="toolflow"
169
                                   ipxact:version="documentation"/>
170
              
171
              :*Documentation:*
172
              Verilog
173
              
174 131 jt_eaton
 
175 135 jt_eaton
      
176 131 jt_eaton
 
177
 
178
 
179 135 jt_eaton
180
MESG" "
181
WIDTH1
182
RESET{WIDTH{1'bz}}
183
IN_DELAY5
184
OUT_DELAY15
185
OUT_WIDTH10
186
187 131 jt_eaton
 
188 135 jt_eaton
189 131 jt_eaton
 
190 135 jt_eaton
clk
191
wire
192
in
193
194 131 jt_eaton
 
195
 
196 135 jt_eaton
drive_value
197
wire
198
in
199
WIDTH-10
200
201 131 jt_eaton
 
202
 
203 135 jt_eaton
expected_value
204
wire
205
in
206
WIDTH-10
207
208 131 jt_eaton
 
209 135 jt_eaton
mask
210
wire
211
in
212
WIDTH-10
213
214 131 jt_eaton
 
215
 
216 135 jt_eaton
signal
217
wire
218
inout
219
WIDTH-10
220
221 131 jt_eaton
 
222
 
223
 
224
 
225 135 jt_eaton
226 131 jt_eaton
 
227 135 jt_eaton
228 131 jt_eaton
 
229
 
230
 
231
 
232 135 jt_eaton
  
233 131 jt_eaton
 
234 135 jt_eaton
    
235
      fs-sim
236 131 jt_eaton
 
237 135 jt_eaton
      
238
        
239
        ../verilog/copyright
240
        verilogSourceinclude
241
      
242 131 jt_eaton
 
243 135 jt_eaton
      
244
        
245
        ../verilog/sim/io_probe_def
246
        verilogSourcemodule
247
      
248 131 jt_eaton
 
249
 
250 135 jt_eaton
      
251
        
252
        ../verilog/top.body
253
        verilogSourcefragment
254
      
255 134 jt_eaton
 
256 135 jt_eaton
      
257
        dest_dir../views/sim/
258
        verilogSourcelibraryDir
259
      
260 134 jt_eaton
 
261
 
262
 
263
 
264
 
265 135 jt_eaton
    
266 134 jt_eaton
 
267
 
268 135 jt_eaton
    
269
      fs-syn
270 134 jt_eaton
 
271 135 jt_eaton
      
272
        
273
        ../verilog/copyright
274
        verilogSourceinclude
275
      
276 134 jt_eaton
 
277 135 jt_eaton
      
278
        
279
        ../verilog/syn/io_probe_def
280
        verilogSourcemodule
281
      
282 134 jt_eaton
 
283 135 jt_eaton
      
284
        dest_dir../views/syn/
285
        verilogSourcelibraryDir
286
      
287 134 jt_eaton
 
288
 
289
 
290
 
291 135 jt_eaton
    
292 134 jt_eaton
 
293
 
294
 
295
 
296
 
297 135 jt_eaton
  
298 134 jt_eaton
 
299
 
300
 
301
 
302
 
303
 
304
 
305
 
306 135 jt_eaton

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.