OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [cde/] [ip/] [gates/] [rtl/] [xml/] [cde_gates_xnor.xml] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 135 jt_eaton
2
5
6
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
7
xmlns:socgen="http://opencores.org"
8
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
9
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
10
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
11
 
12
opencores.org
13
cde
14
gates
15
xnor
16
 
17
 
18
19
 
20
 
21
22
  gen_verilog_sim
23
  104.0
24
  none
25
  :*Simulation:*
26
  tools/verilog/gen_verilog
27
    
28
    
29
      destination
30
      gates_xnor
31
    
32
  
33
34
 
35
 
36
37
  gen_verilog_syn
38
  104.0
39
  none
40
  :*Synthesis:*
41
  tools/verilog/gen_verilog
42
    
43
    
44
      destination
45
      gates_xnor
46
    
47
  
48
49
 
50
 
51
 
52
 
53
54
  gen_verilogLib_sim
55
  105.0
56
  none
57
  :*Simulation:*
58
  tools/verilog/gen_verilogLib
59
    
60
    
61
      dest_dir
62
      ../views
63
    
64
    
65
      view
66
      sim
67
    
68
  
69
70
 
71
 
72
 
73
74
  gen_verilogLib_syn
75
  105.0
76
  none
77
  :*Synthesis:*
78
  tools/verilog/gen_verilogLib
79
    
80
    
81
      dest_dir
82
      ../views
83
    
84
    
85
      view
86
      syn
87
    
88
  
89
90
 
91
 
92
 
93
94
 
95
96
 
97
 
98
99
 
100
 
101
 
102
 
103
 
104
 
105
 
106
 
107
108
refdes
109
U?
110
300
111
900
112
5
113
10
114
1
115
1
116
2
117
118
 
119
120
module_name
121
cde_gates_xnor
122
400
123
0
124
5
125
10
126
0
127
1
128
2
129
130
 
131
132
vendor
133
opencores.org
134
0
135
-200
136
0
137
10
138
0
139
0
140
0
141
142
 
143
144
library
145
cde
146
0
147
-300
148
0
149
10
150
0
151
0
152
0
153
154
 
155
 
156
157
component
158
gates
159
0
160
-400
161
0
162
10
163
0
164
0
165
0
166
167
 
168
 
169
 
170
171
version
172
xnor
173
0
174
-500
175
0
176
10
177
0
178
0
179
0
180
181
 
182
 
183
 
184
 
185
 
186
 
187
 
188
 
189
190
 
191
192
cde_gates_xnor
193
 
194
 
195
196
 geda-project.org
197
 symbols
198
 gates
199
 def
200
 xor
201
 0
202
 100
203
204
 
205
 
206
 
207
 
208
209
 geda-project.org
210
 symbols
211
 pins
212
 def
213
 in_wire
214
 0
215
 200
216
 IN1
217
0
218
219
 
220
 
221
222
 geda-project.org
223
 symbols
224
 pins
225
 def
226
 in_wire
227
 0
228
 600
229
 IN0
230
0
231
232
 
233
 
234
 
235
236
 geda-project.org
237
 symbols
238
 pins
239
 def
240
 out_wire_n
241
 1000
242
 400
243
 OUT
244
0
245
246
 
247
 
248
249
 
250
 
251
 
252
 
253
254
 
255
 
256
257
258
 
259
 
260
 
261
 
262
 
263
 
264
265
 
266
   
267
      fs-sim
268
 
269
       
270
        ../verilog/xnor
271
        verilogSourcefragment
272
      
273
 
274
 
275
      
276
        ../verilog/copyright
277
        verilogSourceinclude
278
      
279
 
280
 
281
      
282
        ../verilog/sim/gates_xnor
283
        verilogSourcemodule
284
      
285
 
286
 
287
 
288
      
289
        dest_dir
290
        ../views/sim/
291
        verilogSourcelibraryDir
292
      
293
 
294
  
295
 
296
 
297
   
298
      fs-syn
299
 
300
 
301
       
302
        ../verilog/xnor
303
        verilogSourcefragment
304
      
305
 
306
 
307
      
308
        ../verilog/copyright
309
        verilogSourceinclude
310
      
311
 
312
 
313
      
314
        ../verilog/sim/gates_xnor
315
        verilogSourcemodule
316
      
317
 
318
 
319
 
320
 
321
      
322
        dest_dir
323
        ../views/syn/
324
        verilogSourcelibraryDir
325
      
326
 
327
 
328
 
329
   
330
 
331
 
332
    
333
 
334
      fs-lint
335
      
336
        dest_dir
337
        ../views/syn/
338
        verilogSourcelibraryDir
339
      
340
 
341
    
342
 
343
 
344
 
345
 
346
 
347
348
 
349
 
350
 
351
 
352
 
353
 
354
 
355
356
       
357
 
358
 
359
              
360
              sim:*Simulation:*
361
              Verilog
362
              
363
                     
364
                            fs-sim
365
                     
366
              
367
 
368
              
369
              syn:*Synthesis:*
370
              Verilog
371
              
372
                     
373
                            fs-syn
374
                     
375
              
376
 
377
 
378
            
379
              doc
380
              
381
              
382
                                   ipxact:library="Testbench"
383
                                   ipxact:name="toolflow"
384
                                   ipxact:version="documentation"/>
385
              
386
              :*Documentation:*
387
              Verilog
388
              
389
 
390
 
391
 
392
 
393
      
394
 
395
 
396
 
397
 
398
399
 
400
IN0
401
wire
402
in
403
404
 
405
IN1
406
wire
407
in
408
409
 
410
 
411
 
412
OUT
413
wire
414
out
415
416
 
417
 
418
 
419
 
420
 
421
422
 
423
424
 
425
 
426
 
427
 
428
 
429
 
430
 
431
 
432
 
433
 
434
 
435
 
436
 
437

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.