OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [common/] [opencores.org/] [cde/] [ip/] [sync/] [rtl/] [xml/] [cde_sync_with_hysteresis.xml] - Blame information for rev 135

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 131 jt_eaton
2
5 135 jt_eaton
6
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
7 131 jt_eaton
xmlns:socgen="http://opencores.org"
8
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
9 135 jt_eaton
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
10
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
11 131 jt_eaton
 
12 135 jt_eaton
opencores.org
13
cde
14
sync
15
with_hysteresis
16 131 jt_eaton
 
17
 
18
 
19
 
20 135 jt_eaton
21 134 jt_eaton
 
22
 
23
 
24
 
25 135 jt_eaton
26
  gen_verilog
27
  104.0
28
  none
29
  :*common:*
30
  tools/verilog/gen_verilog
31
  
32
    
33
      destination
34
      sync_with_hysteresis
35
    
36
  
37
38 134 jt_eaton
 
39
 
40
 
41
 
42 135 jt_eaton
43 134 jt_eaton
 
44
 
45
 
46
 
47
 
48 135 jt_eaton
49 131 jt_eaton
 
50 135 jt_eaton
                
51
                        
52
                                verilog
53
                                verilog
54
                                cde_sync_with_hysteresis
55
                                
56
                                        
57
                                                WIDTH
58
                                                8
59
                                        
60
                                
61
                                
62
                                        fs-sim
63
                                
64
                        
65
                
66 131 jt_eaton
 
67 135 jt_eaton
 
68
              
69 131 jt_eaton
 
70 134 jt_eaton
 
71 135 jt_eaton
        
72
        rtl
73
        verilog:Kactus2:
74
        verilog
75
        
76
 
77
              
78
              verilog
79
              
80
              
81
                                   ipxact:library="Testbench"
82
                                   ipxact:name="toolflow"
83
                                   ipxact:version="verilog"/>
84
              
85
              
86 134 jt_eaton
 
87
 
88
 
89 135 jt_eaton
              
90
              common:*common:*
91
              Verilog
92
              
93
                     
94
                            fs-common
95
                     
96
              
97 134 jt_eaton
 
98 131 jt_eaton
 
99
 
100 135 jt_eaton
              
101
              sim:*Simulation:*
102
              Verilog
103
              
104
                     
105
                            fs-sim
106
                     
107
              
108 131 jt_eaton
 
109 135 jt_eaton
              
110
              syn:*Synthesis:*
111
              Verilog
112
              
113
                     
114
                            fs-syn
115
                     
116
              
117 131 jt_eaton
 
118
 
119 135 jt_eaton
              
120
              doc
121
              
122
              
123
                                   ipxact:library="Testbench"
124
                                   ipxact:name="toolflow"
125
                                   ipxact:version="documentation"/>
126
              
127
              :*Documentation:*
128
              Verilog
129
              
130 131 jt_eaton
 
131
 
132
 
133
 
134
 
135 135 jt_eaton
              
136 131 jt_eaton
 
137
 
138 135 jt_eaton
139
WIDTH1
140
DEBOUNCE_SIZE4
141
DEBOUNCE_DELAY4'b1111
142
143 131 jt_eaton
 
144 135 jt_eaton
145 131 jt_eaton
 
146 135 jt_eaton
clk
147
wire
148
in
149
150 131 jt_eaton
 
151 135 jt_eaton
reset
152
wire
153
in
154
155 131 jt_eaton
 
156 135 jt_eaton
data_in
157
wire
158
in
159
WIDTH-10
160
161 131 jt_eaton
 
162 135 jt_eaton
data_out
163
reg
164
out
165
WIDTH-10
166
167 131 jt_eaton
 
168 135 jt_eaton
data_rise
169
reg
170
out
171
WIDTH-10
172
173 131 jt_eaton
 
174 135 jt_eaton
data_fall
175
reg
176
out
177
WIDTH-10
178
179 131 jt_eaton
 
180 135 jt_eaton
181 131 jt_eaton
 
182 135 jt_eaton
183 131 jt_eaton
 
184
 
185
 
186
 
187
 
188 134 jt_eaton
 
189 135 jt_eaton
190 134 jt_eaton
 
191
 
192 135 jt_eaton
   
193
      fs-common
194 134 jt_eaton
 
195 135 jt_eaton
      
196
        
197
        ../verilog/sync_with_hysteresis
198
        verilogSourcefragment
199
      
200 134 jt_eaton
 
201
 
202
 
203
 
204
 
205 135 jt_eaton
   
206 131 jt_eaton
 
207 134 jt_eaton
 
208 135 jt_eaton
   
209
      fs-sim
210 134 jt_eaton
 
211 135 jt_eaton
      
212
        
213
        ../verilog/copyright
214
        verilogSourceinclude
215
      
216 134 jt_eaton
 
217
 
218 135 jt_eaton
      
219
        
220
        ../verilog/common/sync_with_hysteresis
221
        verilogSourcemodule
222
      
223 131 jt_eaton
 
224
 
225 135 jt_eaton
      
226
        dest_dir
227
        ../views/sim/
228
        verilogSourcelibraryDir
229
      
230 131 jt_eaton
 
231 135 jt_eaton
  
232 131 jt_eaton
 
233 134 jt_eaton
 
234 135 jt_eaton
   
235
      fs-syn
236 134 jt_eaton
 
237
 
238 135 jt_eaton
      
239
        
240
        ../verilog/copyright
241
        verilogSourceinclude
242
      
243 134 jt_eaton
 
244 131 jt_eaton
 
245 135 jt_eaton
      
246
        
247
        ../verilog/common/sync_with_hysteresis
248
        verilogSourcemodule
249
      
250 131 jt_eaton
 
251 135 jt_eaton
      
252
        dest_dir
253
        ../views/syn/
254
        verilogSourcelibraryDir
255
      
256 131 jt_eaton
 
257 135 jt_eaton
   
258 134 jt_eaton
 
259
 
260 131 jt_eaton
 
261
 
262 135 jt_eaton
   
263
      fs-lint
264 131 jt_eaton
 
265 135 jt_eaton
      
266
        dest_dir
267
        ../views/syn/
268
        verilogSourcelibraryDir
269
      
270 131 jt_eaton
 
271 135 jt_eaton
   
272 131 jt_eaton
 
273
 
274
 
275
 
276
 
277 135 jt_eaton
278 131 jt_eaton
 
279
 
280
 
281
 
282
 
283
 
284
 
285
 
286
 
287
 
288
 
289
 
290 135 jt_eaton
 
291
 
292

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.