OpenCores
URL https://opencores.org/ocsvn/usb_fpga_2_04/usb_fpga_2_04/trunk

Subversion Repositories usb_fpga_2_04

[/] [usb_fpga_2_04/] [trunk/] [examples/] [usb-fpga-2.16/] [2.16b/] [ucecho/] [ucecho.c] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ZTEX
/*!
2
   ucecho -- uppercase conversion and bitstream encryption example for ZTEX USB-FPGA Module 2.16b
3
   Copyright (C) 2009-2014 ZTEX GmbH.
4
   http://www.ztex.de
5
 
6
   This program is free software; you can redistribute it and/or modify
7
   it under the terms of the GNU General Public License version 3 as
8
   published by the Free Software Foundation.
9
 
10
   This program is distributed in the hope that it will be useful, but
11
   WITHOUT ANY WARRANTY; without even the implied warranty of
12
   MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13
   General Public License for more details.
14
 
15
   You should have received a copy of the GNU General Public License
16
   along with this program; if not, see http://www.gnu.org/licenses/.
17
!*/
18
 
19
#include[ztex-conf.h]   // Loads the configuration macros, see ztex-conf.h for the available macros
20
#include[ztex-utils.h]  // include basic functions
21
 
22
// configure endpoints 2 and 4, both belong to interface 0 (in/out are from the point of view of the host)
23
EP_CONFIG(2,0,BULK,IN,512,2);
24
EP_CONFIG(4,0,BULK,OUT,512,2);
25
 
26
// select ZTEX USB FPGA Module 2.16 as target (required for FPGA configuration)
27
IDENTITY_UFM_2_16(10.16.0.0,0);
28
 
29
// this product string is also used for identification by the host software
30
#define[PRODUCT_STRING]["ucecho example for UFM 2.16"]
31
 
32
// enables high speed FPGA configuration via EP4
33
ENABLE_HS_FPGA_CONF(4);
34
 
35
ENABLE_FLASH;
36
ENABLE_FLASH_BITSTREAM;
37
 
38
__xdata BYTE run;
39
 
40
#define[PRE_FPGA_RESET][PRE_FPGA_RESET
41
    run = 0;
42
]
43
// this is called automatically after FPGA configuration
44
#define[POST_FPGA_CONFIG][POST_FPGA_CONFIG
45
    IFCONFIG = bmBIT7;          // internel 30MHz clock, drive IFCLK ouput, slave FIFO interface
46
    SYNCDELAY;
47
    EP2FIFOCFG = 0;
48
    SYNCDELAY;
49
    EP4FIFOCFG = 0;
50
    SYNCDELAY;
51
 
52
    REVCTL = 0x0;       // reset 
53
    SYNCDELAY;
54
    EP2CS &= ~bmBIT0;   // stall = 0
55
    SYNCDELAY;
56
    EP4CS &= ~bmBIT0;   // stall = 0
57
 
58
    SYNCDELAY;          // first two packages are waste
59
    EP4BCL = 0x80;      // skip package, (re)arm EP4
60
    SYNCDELAY;
61
    EP4BCL = 0x80;      // skip package, (re)arm EP4
62
 
63
    FIFORESET = 0x80;   // reset FIFO
64
    SYNCDELAY;
65
    FIFORESET = 0x82;
66
    SYNCDELAY;
67
    FIFORESET = 0x00;
68
    SYNCDELAY;
69
 
70
    OED = 255;
71
    run = 1;
72
]
73
 
74
// include the main part of the firmware kit, define the descriptors, ...
75
#include[ztex.h]
76
 
77
void main(void)
78
{
79
    WORD i,size;
80
 
81
// init everything
82
    init_USB();
83
 
84
    while (1) {
85
        if ( run && !(EP4CS & bmBIT2) ) {       // EP4 is not empty
86
            size = (EP4BCH << 8) | EP4BCL;
87
            if ( size>0 && size<=512 && !(EP2CS & bmBIT3)) {     // EP2 is not full
88
                for ( i=0; i<size; i++ ) {
89
                    IOD = EP4FIFOBUF[i];        // data from EP4 is converted to uppercase by the FPGA ...
90
                    EP2FIFOBUF[i] = IOB;        // ... and written back to EP2 buffer
91
                }
92
                EP2BCH = size >> 8;
93
                SYNCDELAY;
94
                EP2BCL = size & 255;            // arm EP2
95
            }
96
            SYNCDELAY;
97
            EP4BCL = 0x80;                      // skip package, (re)arm EP4
98
        }
99
    }
100
}

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.