OpenCores
URL https://opencores.org/ocsvn/usb_fpga_2_13/usb_fpga_2_13/trunk

Subversion Repositories usb_fpga_2_13

[/] [usb_fpga_2_13/] [trunk/] [examples/] [usb-fpga-2.04/] [2.04b/] [memtest/] [fpga/] [memtest.ucf] - Blame information for rev 2

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 2 ZTEX
NET "FXCLK" TNM_NET = "FXCLK";
2
TIMESPEC "TS_FXCLK" = PERIOD "FXCLK" 20.833333 ns HIGH 50 %;
3
NET "FXCLK"  LOC = "J16" | IOSTANDARD = LVCMOS33 ;
4
 
5
NET "IFCLK" TNM_NET = "IFCLK";
6
TIMESPEC "TS_IFCLK" = PERIOD "IFCLK" 20 ns HIGH 50 %;
7
NET "IFCLK"  LOC = "J14" | IOSTANDARD = LVCMOS33 ;
8
 
9
NET "CLK" TNM_NET = "CLK";
10
TIMESPEC "TS_CLK_IFCLK" = FROM "CLK" TO "IFCLK" 3ns DATAPATHONLY;
11
TIMESPEC "TS_IFCLK_CLK" = FROM "IFCLK" TO "CLK" 3ns DATAPATHONLY;
12
 
13
NET "RESET_IN" LOC = "R11" | IOSTANDARD = LVCMOS33 ;                    # PA0
14
NET "PA3"  LOC = "T3" | IOSTANDARD = LVCMOS33 ;                         # PA3
15
 
16
NET "SLOE"  LOC = "H13" | IOSTANDARD = LVCMOS33 | DRIVE = 12 ;          # PA2
17
NET "FIFOADR0"  LOC = "T11" | IOSTANDARD = LVCMOS33 | DRIVE = 12 ;      # PA4
18
NET "FIFOADR1"  LOC = "N11" | IOSTANDARD = LVCMOS33 | DRIVE = 12 ;      # PA5
19
NET "PKTEND"  LOC = "T5" | IOSTANDARD = LVCMOS33 | DRIVE = 12 ;         # PA6
20
 
21
NET "FD<0>"        LOC = "D16" | IOSTANDARD = LVCMOS33 ;           # PB0/FD0
22
NET "FD<1>"        LOC = "F15" | IOSTANDARD = LVCMOS33 ;           # PB1/FD1
23
NET "FD<2>"        LOC = "E15" | IOSTANDARD = LVCMOS33 ;           # PB2/FD2
24
NET "FD<3>"        LOC = "D14" | IOSTANDARD = LVCMOS33 ;           # PB3/FD3
25
NET "FD<4>"        LOC = "F13" | IOSTANDARD = LVCMOS33 ;           # PB4/FD4
26
NET "FD<5>"        LOC = "E12" | IOSTANDARD = LVCMOS33 ;           # PB5/FD5
27
NET "FD<6>"        LOC = "F12" | IOSTANDARD = LVCMOS33 ;           # PB6/FD6
28
NET "FD<7>"        LOC = "G12" | IOSTANDARD = LVCMOS33 ;           # PB7/FD7
29
NET "FD<8>"        LOC = "H14" | IOSTANDARD = LVCMOS33 ;           # PD0/FD8
30
NET "FD<9>"        LOC = "J11" | IOSTANDARD = LVCMOS33 ;           # PD1/FD9
31
NET "FD<10>"        LOC = "J12" | IOSTANDARD = LVCMOS33 ;           # PD2/FD10
32
NET "FD<11>"        LOC = "J13" | IOSTANDARD = LVCMOS33 ;           # PD3/FD11
33
NET "FD<12>"        LOC = "K12" | IOSTANDARD = LVCMOS33 ;           # PD4/FD12
34
NET "FD<13>"        LOC = "K15" | IOSTANDARD = LVCMOS33 ;           # PD5/FD13
35
NET "FD<14>"        LOC = "K16" | IOSTANDARD = LVCMOS33 ;           # PD6/FD14
36
NET "FD<15>"        LOC = "M14" | IOSTANDARD = LVCMOS33 ;           # PD7/FD15
37
 
38
NET "FLAGB"     LOC = "G16" | IOSTANDARD = LVCMOS33 ;           # CTL1/FLAGB
39
 
40
NET "SLRD"      LOC = "H16" | IOSTANDARD = LVCMOS33 ;           # RDY0/SLRD
41
NET "SLWR"      LOC = "H15" | IOSTANDARD = LVCMOS33 ;           # RDY1/SLWR
42
 
43
 
44
NET "LED1<0>"      LOC = "B16" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # A6 / B16~IO_L29N_A22_M1A14_1
45
NET "LED1<1>"      LOC = "C16" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # B6 / C16~IO_L33N_A14_M1A4_1
46
NET "LED1<2>"      LOC = "B15" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # A7 / B15~IO_L29P_A23_M1A13_1
47
NET "LED1<3>"      LOC = "C15" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # B7 / C15~IO_L33P_A15_M1A10_1
48
NET "LED1<4>"      LOC = "A14" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # A8 / A14~IO_L65N_SCP2_0
49
NET "LED1<5>"      LOC = "B14" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # B8 / B14~IO_L65P_SCP3_0
50
NET "LED1<6>"      LOC = "A13" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # A9 / A13~IO_L63N_SCP6_0
51
NET "LED1<7>"      LOC = "C13" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # B9 / C13~IO_L63P_SCP7_0
52
NET "LED1<8>"      LOC = "A12" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # A10 / A12~IO_L62N_VREF_0
53
NET "LED1<9>"      LOC = "B12" | IOSTANDARD = LVCMOS33 | DRIVE=12 ;                # B10 / B12~IO_L62P_0
54
 
55
 
56
############################################################################
57
# VCC AUX VOLTAGE
58
############################################################################
59
CONFIG VCCAUX=2.5;
60
 
61
############################################################################
62
## Memory Controller 3
63
## Memory Device: DDR_SDRAM->MT46V32M16XX-5B-IT
64
## Frequency: 200 MHz
65
## Time Period: 5000 ps
66
## Supported Part Numbers: MT46V32M16BN-5B-IT
67
############################################################################
68
 
69
############################################################################
70
## I/O TERMINATION
71
############################################################################
72
NET "mcb3_dram_dq[*]"                                 IN_TERM = UNTUNED_SPLIT_50;
73
NET "mcb3_dram_dqs"                                   IN_TERM = UNTUNED_SPLIT_50;
74
NET "mcb3_dram_udqs"                                  IN_TERM = UNTUNED_SPLIT_50;
75
 
76
NET  "mcb3_dram_a[*]"                                 OUT_TERM = UNTUNED_50;
77
NET  "mcb3_dram_ba[*]"                                OUT_TERM = UNTUNED_50;
78
NET  "mcb3_dram_ck"                                   OUT_TERM = UNTUNED_50;
79
NET  "mcb3_dram_ck_n"                                 OUT_TERM = UNTUNED_50;
80
NET  "mcb3_dram_cke"                                  OUT_TERM = UNTUNED_50;
81
NET  "mcb3_dram_ras_n"                                OUT_TERM = UNTUNED_50;
82
NET  "mcb3_dram_cas_n"                                OUT_TERM = UNTUNED_50;
83
NET  "mcb3_dram_we_n"                                 OUT_TERM = UNTUNED_50;
84
NET  "mcb3_dram_dm"                                   OUT_TERM = UNTUNED_50;
85
NET  "mcb3_dram_udm"                                  OUT_TERM = UNTUNED_50;
86
 
87
############################################################################
88
# I/O STANDARDS
89
############################################################################
90
# NET  "mcb3_dram_dq[*]"                               IOSTANDARD = LVCMOS25;
91
# NET  "mcb3_dram_dqs"                                 IOSTANDARD = LVCMOS25;
92
# NET  "mcb3_dram_udqs"                                IOSTANDARD = LVCMOS25;
93
# NET  "mcb3_rzq"                                      IOSTANDARD = LVCMOS25;
94
# NET  "mcb3_zio"                                      IOSTANDARD = LVCMOS25;
95
NET  "mcb3_dram_dq[*]"                               IOSTANDARD = SSTL2_II;
96
NET  "mcb3_dram_dqs"                                 IOSTANDARD = SSTL2_II;
97
NET  "mcb3_dram_udqs"                                IOSTANDARD = SSTL2_II;
98
NET  "mcb3_rzq"                                      IOSTANDARD = SSTL2_II;
99
NET  "mcb3_zio"                                      IOSTANDARD = SSTL2_II;
100
 
101
NET  "mcb3_dram_a[*]"                                IOSTANDARD = SSTL2_II;
102
NET  "mcb3_dram_ba[*]"                               IOSTANDARD = SSTL2_II;
103
NET  "mcb3_dram_ck"                                  IOSTANDARD = DIFF_SSTL2_II;
104
NET  "mcb3_dram_ck_n"                                IOSTANDARD = DIFF_SSTL2_II;
105
NET  "mcb3_dram_cke"                                 IOSTANDARD = SSTL2_II;
106
NET  "mcb3_dram_ras_n"                               IOSTANDARD = SSTL2_II;
107
NET  "mcb3_dram_cas_n"                               IOSTANDARD = SSTL2_II;
108
NET  "mcb3_dram_we_n"                                IOSTANDARD = SSTL2_II;
109
NET  "mcb3_dram_dm"                                  IOSTANDARD = SSTL2_II;
110
NET  "mcb3_dram_udm"                                 IOSTANDARD = SSTL2_II;
111
 
112
 
113
############################################################################
114
# MCB 3
115
# Pin Location Constraints for Clock, Masks, Address, and Controls
116
############################################################################
117
 
118
NET  "mcb3_dram_dq[4]"                           LOC = "F2" ;
119
NET  "mcb3_dram_dq[5]"                           LOC = "F1" ;
120
NET  "mcb3_dram_dq[6]"                           LOC = "G3" ;
121
NET  "mcb3_dram_dq[7]"                           LOC = "G1" ;
122
NET  "mcb3_dram_dq[2]"                           LOC = "J3" ;
123
NET  "mcb3_dram_dq[3]"                           LOC = "J1" ;
124
NET  "mcb3_dram_dq[0]"                           LOC = "K2" ;
125
NET  "mcb3_dram_dq[1]"                           LOC = "K1" ;
126
 
127
NET  "mcb3_dram_dq[8]"                           LOC = "L3" ;
128
NET  "mcb3_dram_dq[9]"                           LOC = "L1" ;
129
NET  "mcb3_dram_dq[10]"                          LOC = "M2" ;
130
NET  "mcb3_dram_dq[11]"                          LOC = "M1" ;
131
NET  "mcb3_dram_dq[12]"                          LOC = "P2" ;
132
NET  "mcb3_dram_dq[13]"                          LOC = "P1" ;
133
NET  "mcb3_dram_dq[14]"                          LOC = "R2" ;
134
NET  "mcb3_dram_dq[15]"                          LOC = "R1" ;
135
 
136
NET  "mcb3_dram_dqs"                             LOC = "H2" ;
137
NET  "mcb3_dram_udqs"                            LOC = "N3" ;
138
 
139
NET  "mcb3_dram_ba[0]"                           LOC = "C3" ;
140
NET  "mcb3_dram_ba[1]"                           LOC = "C2" ;
141
 
142
NET  "mcb3_dram_a[0]"                            LOC = "K5" ;
143
NET  "mcb3_dram_a[1]"                            LOC = "K6" ;
144
NET  "mcb3_dram_a[2]"                            LOC = "D1" ;
145
NET  "mcb3_dram_a[3]"                            LOC = "L4" ;
146
NET  "mcb3_dram_a[4]"                            LOC = "G5" ;
147
NET  "mcb3_dram_a[5]"                            LOC = "H4" ;
148
NET  "mcb3_dram_a[6]"                            LOC = "H3" ;
149
NET  "mcb3_dram_a[7]"                            LOC = "D3" ;
150
NET  "mcb3_dram_a[8]"                            LOC = "B2" ;
151
NET  "mcb3_dram_a[9]"                            LOC = "A2" ;
152
NET  "mcb3_dram_a[10]"                           LOC = "G6" ;
153
NET  "mcb3_dram_a[11]"                           LOC = "E3" ;
154
NET  "mcb3_dram_a[12]"                           LOC = "F3" ;
155
 
156
NET  "mcb3_dram_dm"                              LOC = "J4" ;
157
NET  "mcb3_dram_udm"                             LOC = "K3" ;
158
 
159
NET  "mcb3_dram_ras_n"                           LOC = "J6" ;
160
NET  "mcb3_dram_cas_n"                           LOC = "H5" ;
161
NET  "mcb3_dram_we_n"                            LOC = "C1" ;
162
 
163
NET  "mcb3_dram_ck"                              LOC = "E2" ;
164
NET  "mcb3_dram_ck_n"                            LOC = "E1" ;
165
NET  "mcb3_dram_cke"                             LOC = "F4" ;
166
 
167
# NC pins
168
NET  "mcb3_rzq"                                  LOC = "M4" ;
169
NET  "mcb3_zio"                                  LOC = "M5" ;
170
 
171
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.