OpenCores
URL https://opencores.org/ocsvn/xmatchpro/xmatchpro/trunk

Subversion Repositories xmatchpro

[/] [xmatchpro/] [trunk/] [xmw4-comdec/] [xmatch_sim7/] [ipcore_dir/] [DP_RAM_XILINX_256/] [doc/] [blk_mem_gen_v7_3_vinfo.html] - Blame information for rev 9

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 9 eejlny
<HTML>
2
<HEAD>
3
<TITLE>blk_mem_gen_v7_3_vinfo</TITLE>
4
<META HTTP-EQUIV="Content-Type" CONTENT="text/plain;CHARSET=iso-8859-1">
5
</HEAD>
6
<BODY>
7
<PRE><FONT face="Arial, Helvetica, sans-serif" size="-1">
8
                Core name: Xilinx LogiCORE Block Memory Generator
9
                Version: 7.3 Rev 1
10
                Release: ISE 14.4 / Vivado 2012.4
11
                Release Date: October 16, 2012
12
 
13
--------------------------------------------------------------------------------
14
 
15
Table of Contents
16
 
17
1. INTRODUCTION
18
2. DEVICE SUPPORT
19
3. NEW FEATURES HISTORY
20
4. RESOLVED ISSUES
21
5. KNOWN ISSUES & LIMITATIONS
22
6. TECHNICAL SUPPORT & FEEDBACK
23
7. CORE RELEASE HISTORY
24
8. LEGAL DISCLAIMER
25
 
26
--------------------------------------------------------------------------------
27
 
28
 
29
1. INTRODUCTION
30
 
31
For installation instructions for this release, please go to:
32
 
33
  <A HREF="http://www.xilinx.com/ipcenter/coregen/ip_update_install_instructions.htm">www.xilinx.com/ipcenter/coregen/ip_update_install_instructions.htm</A>
34
 
35
For system requirements:
36
 
37
   <A HREF="http://www.xilinx.com/ipcenter/coregen/ip_update_system_requirements.htm">www.xilinx.com/ipcenter/coregen/ip_update_system_requirements.htm</A>
38
 
39
This file contains release notes for the Xilinx LogiCORE IP Block Memory Generator v7.3
40
solution. For the latest core updates, see the product page at:
41
 
42
 <A HREF="http://www.xilinx.com/products/ipcenter/Block_Memory_Generator.htm">www.xilinx.com/products/ipcenter/Block_Memory_Generator.htm</A>
43
 
44
 
45
................................................................................
46
 
47
 
48
2. DEVICE SUPPORT
49
 
50
 
51
  2.1 ISE
52
 
53
  The following device families are supported by the core for this release.
54
 
55
  All 7 Series devices
56
  Zynq-7000 devices
57
  All Virtex-6 devices
58
  All Spartan-6 devices
59
  All Virtex-5 devices
60
  All Spartan-3 devices
61
  All Virtex-4 devices
62
 
63
 
64
  2.2 Vivado
65
  All 7 Series devices
66
  Zynq-7000 devices
67
 
68
................................................................................
69
 
70
3. NEW FEATURES HISTORY
71
 
72
 
73
  3.1 ISE
74
 
75
    - ISE 14.4 software support
76
 
77
 
78
  3.2 Vivado
79
 
80
    - 2012.4 software support
81
 
82
 
83
................................................................................
84
 
85
 
86
4. RESOLVED ISSUES
87
 
88
 
89
The following issues are resolved in Block Memory Generator v7.3:
90
 
91
  4.1 ISE
92
 
93
 
94
  4.2 Vivado
95
 
96
 
97
................................................................................
98
 
99
 
100
5. KNOWN ISSUES & LIMITATIONS
101
 
102
 
103
  5.1 ISE
104
 
105
    The following are known issues for v7.3 of this core at time of release:
106
 
107
    1. Power estimation figures in the datasheet are preliminary for Virtex-5 and Spartan-3.
108
 
109
    3. Core does not generate for large memories. Depending on the
110
       machine the ISE CORE Generator software runs on, the maximum size of the memory that
111
       can be generated will vary.  For example, a Dual Pentium-4 server
112
       with 2 GB RAM can generate a memory core of size 1.8 MBits or 230 KBytes
113
      - CR 415768
114
      - AR 24034
115
 
116
 
117
  5.2 Vivado
118
 
119
    The following are known issues for v7.3 of this core at time of release:
120
 
121
  The most recent information, including known issues, workarounds, and resolutions for
122
  this version is provided in the IP Release Notes User Guide located at
123
 
124
         <A HREF="http://www.xilinx.com/support/documentation/user_guides/xtp025.pdf">www.xilinx.com/support/documentation/user_guides/xtp025.pdf</A>
125
 
126
................................................................................
127
 
128
 
129
6. TECHNICAL SUPPORT & FEEDBACK
130
 
131
To obtain technical support, create a WebCase at <A HREF="http://www.xilinx.com/support.">www.xilinx.com/support.</A>
132
Questions are routed to a team with expertise using this product.
133
 
134
Xilinx provides technical support for use of this product when used
135
according to the guidelines described in the core documentation, and
136
cannot guarantee timing, functionality, or support of this product for
137
designs that do not follow specified guidelines.
138
 
139
 
140
 
141
7. CORE RELEASE HISTORY
142
 
143
Date        By            Version      Description
144
================================================================================
145
12/16/2012  Xilinx, Inc.  7.3 Rev 1    ISE 14.4 and Vivado 2012.4 support;
146
10/16/2012  Xilinx, Inc.  7.3          ISE 14.3 and Vivado 2012.3 support;
147
07/25/2012  Xilinx, Inc.  7.2          ISE 14.2 and Vivado 2012.2 support;
148
04/24/2012  Xilinx, Inc.  7.1          ISE 14.1 and Vivado 2012.1 support; Defense Grade 7 Series and Zynq devices, and Automotive Zynq device support
149
01/18/2011  Xilinx, Inc.  6.3          ISE 13.4 support;Artix7L*, AArtix-7* device support
150
06/22/2011  Xilinx, Inc.  6.2          ISE 13.2 support;Virtex-7L,Kintex-7L,Artix7 and Zynq-7000* device support;
151
03/01/2011  Xilinx, Inc.  6.1          ISE 13.1 support and Virtex-7 and Kintex-7 device support; AXI4/AXI4-Lite Support
152
09/21/2010  Xilinx, Inc.  4.3          ISE 12.3 support
153
07/23/2010  Xilinx, Inc.  4.2          ISE 12.2 support
154
04/19/2010  Xilinx, Inc.  4.1          ISE 12.1 support
155
03/09/2010  Xilinx, Inc.  3.3 rev 2    Fix for V6 Memory collision issue
156
12/02/2009  Xilinx, Inc.  3.3 rev 1    ISE 11.4 support; Spartan-6 Low Power
157
                                       Device support; Automotive Spartan 3A
158
                                       DSP device support
159
09/16/2009  Xilinx, Inc.  3.3          Revised to v3.3
160
06/24/2009  Xilinx, Inc.  3.2          Revised to v3.2
161
04/24/2009  Xilinx, Inc.  3.1          Revised to v3.1
162
09/19/2008  Xilinx, Inc.  2.8          Revised to v2.8
163
03/24/2008  Xilinx, Inc.  2.7          10.1 support; Revised to v2.7
164
10/03/2007  Xilinx, Inc.  2.6          Revised to v2.6
165
07/2007     Xilinx, Inc.  2.5          Revised to v2.5
166
04/2007     Xilinx, Inc.  2.4          Revised to v2.4 rev 1
167
02/2007     Xilinx, Inc.  2.4          Revised to v2.4
168
11/2006     Xilinx, Inc.  2.3          Revised to v2.3
169
09/2006     Xilinx, Inc.  2.2          Revised to v2.2
170
06/2006     Xilinx, Inc.  2.1          Revised to v2.1
171
01/2006     Xilinx, Inc.  1.1          Initial release
172
================================================================================
173
 
174
8. Legal Disclaimer
175
 
176
(c) Copyright 2002 - 2012 Xilinx, Inc. All rights reserved.
177
 
178
  This file contains confidential and proprietary information
179
  of Xilinx, Inc. and is protected under U.S. and
180
  international copyright and other intellectual property
181
  laws.
182
 
183
  DISCLAIMER
184
  This disclaimer is not a license and does not grant any
185
  rights to the materials distributed herewith. Except as
186
  otherwise provided in a valid license issued to you by
187
  Xilinx, and to the maximum extent permitted by applicable
188
  law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND
189
  WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES
190
  AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING
191
  BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON-
192
  INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and
193
  (2) Xilinx shall not be liable (whether in contract or tort,
194
  including negligence, or under any other theory of
195
  liability) for any loss or damage of any kind or nature
196
  related to, arising under or in connection with these
197
  materials, including for any direct, or any indirect,
198
  special, incidental, or consequential loss or damage
199
  (including loss of data, profits, goodwill, or any type of
200
  loss or damage suffered as a result of any action brought
201
  by a third party) even if such damage or loss was
202
  reasonably foreseeable or Xilinx had been advised of the
203
  possibility of the same.
204
 
205
  CRITICAL APPLICATIONS
206
  Xilinx products are not designed or intended to be fail-
207
  safe, or for use in any application requiring fail-safe
208
  performance, such as life-support or safety devices or
209
  systems, Class III medical devices, nuclear facilities,
210
  applications related to the deployment of airbags, or any
211
  other applications that could lead to death, personal
212
  injury, or severe property or environmental damage
213
  (individually and collectively, "Critical
214
  Applications"). Customer assumes the sole risk and
215
  liability of any use of Xilinx products in Critical
216
  Applications, subject only to applicable laws and
217
  regulations governing limitations on product liability.
218
 
219
  THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS
220
  PART OF THIS FILE AT ALL TIMES.
221
</FONT>
222
</PRE>
223
</BODY>
224
</HTML>

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.