OpenCores
URL https://opencores.org/ocsvn/xucpu/xucpu/trunk

Subversion Repositories xucpu

[/] [xucpu/] [trunk/] [target/] [Xilinx/] [8k/] [system_8k/] [iseconfig/] [system_8k.projectmgr] - Blame information for rev 41

Details | Compare with Previous | View Log

Line No. Rev Author Line
1 29 lcdsgmtr
2
3
4
5
6
   
7
   
8
      
9
         2
10
         /clock_gen - Behavioral |home|jurgen|Projects|xucpu|src|system|clock.vhdl
11
         /memory - Structural |home|jurgen|Projects|xucpu|src|components|BRAM|RAM.vhdl
12
         /mux32to1 - Behavioral |home|jurgen|Projects|xucpu|src|components|multiplexer|MUX.vhdl
13
         /summation - Behavioral |home|jurgen|Projects|xucpu|src|components|ALU|summation.vhdl
14
         /system - Structural |home|jurgen|Projects|xucpu|src|system|system_8k.vhdl
15
         /system - Structural |home|jurgen|Projects|xucpu|src|system|system_mem_32k.vhdl
16
      
17
      
18
         system - Structural (/home/jurgen/Projects/xucpu/src/system/system_8k.vhdl)
19
      
20
      0
21
      0
22
      000000ff00000000000000010000000100000000000000000000000000000000020200000001000000010000006400000294000000020000000000000000000000000200000064ffffffff000000810000000300000002000002940000000100000003000000000000000100000003
23
      false
24
      system - Structural (/home/jurgen/Projects/xucpu/src/system/system_8k.vhdl)
25
   
26
   
27
      
28
         1
29
         Configure Target Device
30
         Design Utilities
31
         Implement Design/Map
32
         Implement Design/Place & Route/Back-annotate Pin Locations
33
         Implement Design/Place & Route/Generate IBIS Model
34
         Implement Design/Translate
35
         Synthesize - XST
36
         User Constraints
37
      
38
      
39
         Analyze Post-Place & Route Static Timing
40
      
41
      3
42
      0
43
      000000ff000000000000000100000001000000000000000000000000000000000000000000000001c8000000010000000100000000000000000000000064ffffffff000000810000000000000001000001c80000000100000000
44
      false
45
      Analyze Post-Place & Route Static Timing
46
   
47
   
48
      
49
         1
50
      
51
      
52
      0
53
      0
54
      000000ff000000000000000100000000000000000100000000000000000000000000000000000003e1000000040101000100000000000000000000000064ffffffff0000008100000000000000040000021b0000000100000000000000d00000000100000000000000840000000100000000000000720000000100000000
55
      false
56
      /home/jurgen/Projects/xucpu/src/components/ALU/alu2.vhdl
57
   
58
   
59
      
60
         1
61
         work
62
      
63
      
64
      0
65
      0
66
      000000ff000000000000000100000000000000000100000000000000000000000000000000000001d8000000010001000100000000000000000000000064ffffffff000000810000000000000001000001d80000000100000000
67
      false
68
      work
69
   
70
   
71
      
72
         1
73
         Design Utilities
74
      
75
      
76
         
77
      
78
      0
79
      0
80
      000000ff000000000000000100000001000000000000000000000000000000000000000000000001d8000000010000000100000000000000000000000064ffffffff000000810000000000000001000001d80000000100000000
81
      false
82
      
83
   
84
   000000ff0000000000000002000001490000012001000000060100000002
85
   Implementation
86

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.