URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Only display areas with differences |
Details |
Blame |
View Log
Rev 134 |
Rev 135 |
|
|
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
io
|
io
|
io_module
|
io_module
|
mouse default
|
mouse
|
|
|
|
|
|
|
slave_clk
|
slave_clk
|
|
|
|
|
|
|
|
|
|
|
clk
|
|
clk
|
clk
|
|
clk
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
slave_reset
|
slave_reset
|
|
|
|
|
|
|
|
|
|
|
reset
|
|
reset
|
reset
|
|
reset
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_registers
|
|
102.1
|
|
common
|
|
none
|
|
./tools/regtool/gen_registers
|
|
|
|
|
|
bus_intf
|
|
mb
|
|
|
|
|
|
dest_dir
|
|
../verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_registers
|
|
102.1
|
|
:*common:*
|
|
none
|
|
tools/regtool/gen_registers
|
|
|
|
|
|
bus_intf
|
|
mb
|
|
|
|
|
|
dest_dir
|
|
../verilog
|
|
|
|
|
|
|
|
|
|
|
gen_verilog
|
|
104.0
|
|
none
|
|
common
|
|
./tools/verilog/gen_verilog
|
|
|
|
|
|
destination
|
|
io_module_mouse
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
gen_verilog
|
|
104.0
|
|
none
|
|
:*common:*
|
|
tools/verilog/gen_verilog
|
|
|
|
|
|
destination
|
|
io_module_mouse
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
../verilog/top.mouse.rtl
|
|
verilogSourcefragment
|
|
|
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
../verilog/top.mouse.rtl
|
|
verilogSourcefragment
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
fs-sim
|
../verilog/common/io_module_mouse
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
dest_dir
|
|
../views/sim/
|
../verilog/common/io_module_mouse
|
verilogSourcelibraryDir
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
dest_dir
|
|
../views/sim/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
|
|
fs-syn
|
../verilog/common/io_module_mouse
|
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
|
../verilog/copyright
|
|
verilogSourceinclude
|
|
|
|
|
|
|
dest_dir
|
|
../views/syn/
|
../verilog/common/io_module_mouse
|
verilogSourcelibraryDir
|
verilogSourcemodule
|
|
|
|
|
|
|
|
|
|
dest_dir
|
|
../views/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
|
|
|
|
spirit:library="io"
|
|
spirit:name="io_module"
|
|
spirit:version="mouse.design"/>
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
|
|
|
|
|
|
|
|
|
verilog
|
|
|
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
|
spirit:version="verilog"/>
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Hierarchical
|
|
Hierarchical
|
|
|
|
|
|
|
|
|
|
verilog
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="verilog"/>
|
|
|
|
|
|
|
|
|
commoncommon
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
|
sim:*Simulation:*
|
|
Verilog
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
Verilog
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
|
common:*common:*
|
|
Verilog
|
|
|
|
|
|
fs-common
|
|
|
|
|
|
|
|
|
doc
|
sim:*Simulation:*
|
|
Verilog
|
|
|
spirit:library="Testbench"
|
|
spirit:name="toolflow"
|
fs-sim
|
spirit:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
|
|
syn:*Synthesis:*
|
|
Verilog
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
|
|
|
|
doc
|
|
|
|
|
|
ipxact:library="Testbench"
|
|
ipxact:name="toolflow"
|
|
ipxact:version="documentation"/>
|
|
|
|
:*Documentation:*
|
|
Verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
enable
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
|
|
|
|
|
wait_n
|
clk
|
wire
|
wire
|
out
|
in
|
|
|
|
|
|
|
gpio_0_out
|
reset
|
wire
|
wire
|
out
|
in
|
70
|
|
|
|
|
|
gpio_0_oe
|
|
wire
|
|
out
|
|
70
|
|
|
|
|
|
|
|
|
enable
|
|
wire
|
|
in
|
|
|
|
|
gpio_0_in
|
|
wire
|
|
in
|
|
70
|
|
|
|
|
|
gpio_1_out
|
|
wire
|
|
out
|
|
70
|
|
|
|
|
|
gpio_1_oe
|
|
wire
|
|
out
|
|
70
|
|
|
|
|
|
|
wait_n
|
|
wire
|
|
out
|
|
|
|
|
|
|
gpio_1_in
|
gpio_0_out
|
wire
|
wire
|
in
|
out
|
70
|
70
|
|
|
|
|
timer_irq
|
gpio_0_oe
|
wire
|
wire
|
out
|
out
|
10
|
70
|
|
|
|
|
pic_irq
|
|
wire
|
|
out
|
|
|
|
|
|
pic_nmi
|
|
wire
|
|
out
|
|
|
|
|
|
pic_irq_in
|
gpio_0_in
|
wire
|
wire
|
in
|
in
|
70
|
70
|
|
|
|
|
|
gpio_1_out
|
|
wire
|
|
out
|
|
70
|
|
|
|
|
cts_pad_in
|
gpio_1_oe
|
wire
|
wire
|
in
|
out
|
|
70
|
|
|
|
|
rts_pad_out
|
|
wire
|
|
out
|
|
|
|
|
|
rx_irq
|
|
wire
|
|
out
|
|
|
|
|
|
tx_irq
|
gpio_1_in
|
wire
|
wire
|
out
|
in
|
|
70
|
|
|
|
|
ps2_data_avail
|
timer_irq
|
wire
|
wire
|
out
|
out
|
|
10
|
|
|
|
|
y_pos
|
pic_irq
|
wire
|
wire
|
out
|
out
|
90
|
|
|
|
|
|
x_pos
|
pic_nmi
|
wire
|
wire
|
out
|
out
|
90
|
|
|
|
|
|
new_packet
|
pic_irq_in
|
wire
|
wire
|
out
|
in
|
|
70
|
|
|
|
|
ms_mid
|
|
wire
|
|
out
|
|
|
|
|
|
ms_right
|
cts_pad_in
|
wire
|
wire
|
out
|
in
|
|
|
|
|
ms_left
|
rts_pad_out
|
wire
|
wire
|
out
|
out
|
|
|
|
|
|
rx_irq
|
|
wire
|
|
out
|
|
|
|
|
|
tx_irq
|
|
wire
|
|
out
|
|
|
|
|
|
ps2_data_avail
|
|
wire
|
|
out
|
|
|
|
|
|
y_pos
|
|
wire
|
|
out
|
|
90
|
|
|
|
|
|
x_pos
|
|
wire
|
|
out
|
|
90
|
|
|
|
|
|
new_packet
|
|
wire
|
|
out
|
|
|
|
|
|
ms_mid
|
|
wire
|
|
out
|
|
|
|
|
8
|
ms_right
|
mb
|
wire
|
|
out
|
mb
|
|
0x00
|
|
|
|
|
ms_left
|
gpio
|
wire
|
0x10
|
out
|
8
|
|
|
|
|
|
|
|
0_out
|
|
0x2
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
0_oe
|
|
0x1
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
0_in
|
|
0x0
|
|
8
|
|
read-only
|
|
|
|
|
|
|
|
|
|
1_out
|
|
0x6
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
1_oe
|
|
0x5
|
|
8
|
|
read-write
|
|
|
|
|
|
|
8
|
1_in
|
mb
|
0x4
|
|
8
|
mb
|
read-only
|
0x00
|
|
|
|
|
|
|
|
gpio
|
|
0x10
|
|
8
|
|
|
|
|
|
|
|
|
|
0_out
|
|
0x2
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
0_oe
|
|
0x1
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
0_in
|
|
0x0
|
|
8
|
|
read-only
|
|
|
|
|
|
|
|
|
|
1_out
|
|
0x6
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
1_oe
|
|
0x5
|
|
8
|
|
read-write
|
|
|
|
|
|
|
|
1_in
|
|
0x4
|
|
8
|
|
read-only
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.