URL
https://opencores.org/ocsvn/socgen/socgen/trunk
Only display areas with differences |
Details |
Blame |
View Log
Rev 131 |
Rev 135 |
|
|
|
-->
|
|
|
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
|
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
|
xmlns:socgen="http://opencores.org"
|
xmlns:socgen="http://opencores.org"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
|
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
|
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
|
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
|
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
|
|
|
opencores.org
|
opencores.org
|
wishbone
|
wishbone
|
model
|
model
|
slave default
|
slave
|
|
|
|
|
|
|
|
|
|
|
|
|
wb
|
wb
|
|
|
|
|
|
|
|
|
|
|
|
|
adr
|
|
|
|
adr
|
|
wb_addr_width-10
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
wdata
|
adr
|
|
|
dout
|
adr
|
wb_data_width-10
|
wb_addr_width-10
|
|
|
|
|
|
|
|
|
|
|
rdata
|
wdata
|
|
|
din
|
dout
|
wb_data_width-10
|
wb_data_width-10
|
|
|
|
|
|
|
|
|
|
|
sel
|
rdata
|
|
|
sel
|
din
|
|
wb_data_width-10
|
|
|
|
|
|
|
|
|
|
|
ack
|
sel
|
|
|
ack
|
sel
|
|
|
|
|
|
|
|
|
|
|
cyc
|
ack
|
|
|
cyc
|
ack
|
|
|
|
|
|
|
|
|
|
|
|
cyc
|
|
|
|
cyc
|
|
|
|
|
|
|
|
|
stb
|
|
|
|
stb
|
|
|
|
|
|
|
|
|
|
|
|
we
|
stb
|
|
|
we
|
stb
|
|
|
|
|
|
|
|
|
|
|
|
we
|
|
|
|
we
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
dest_dir../verilog/sim/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
verilog
|
|
verilog
|
|
cde_sram_def
|
|
|
|
|
|
awidth
|
|
32
|
|
|
|
|
|
awidth
|
|
32
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
|
|
dest_dir../verilog/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
rtl
|
|
verilog:Kactus2:
|
|
verilog
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
dwidth32
|
|
awidth32
|
|
|
|
|
|
|
|
|
|
clk
|
|
wire
|
|
in
|
|
|
|
|
|
reset
|
|
wire
|
|
in
|
|
|
|
|
|
adr
|
|
reg
|
|
out
|
|
awidth-10
|
|
|
|
|
|
|
|
dout
|
|
reg
|
|
out
|
|
dwidth0
|
|
|
|
|
|
|
|
cyc
|
dwidth32
|
reg
|
awidth32
|
out
|
|
|
|
|
|
stb
|
|
reg
|
|
out
|
|
|
|
|
clk
|
we
|
wire
|
reg
|
in
|
out
|
|
|
|
|
reset
|
|
wire
|
|
in
|
|
|
|
|
|
adr
|
sel
|
reg
|
reg
|
out
|
out
|
awidth-10
|
dwidth/8-10
|
|
|
|
|
|
|
dout
|
din
|
reg
|
wire
|
out
|
in
|
dwidth0
|
dwidth-10
|
|
|
|
|
|
|
cyc
|
ack
|
reg
|
wire
|
out
|
in
|
|
|
|
|
stb
|
err
|
reg
|
wire
|
out
|
in
|
|
|
|
|
we
|
rty
|
reg
|
wire
|
out
|
in
|
|
|
|
|
|
|
sel
|
|
reg
|
|
out
|
|
dwidth/8-10
|
|
|
|
|
|
|
|
|
|
din
|
|
wire
|
|
in
|
|
dwidth-10
|
|
|
|
|
|
|
|
ack
|
|
wire
|
|
in
|
|
|
|
|
|
err
|
|
wire
|
|
in
|
|
|
|
|
|
rty
|
|
wire
|
|
in
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
fs-sim
|
|
|
|
|
|
dest_dir../verilog/sim/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
fs-syn
|
|
|
|
|
|
|
|
dest_dir../verilog/syn/
|
|
verilogSourcelibraryDir
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
© copyright 1999-2024
OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.