OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [core/] [rtl/] [verilog/] [omsp_watchdog.v] - Diff between revs 134 and 180

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 134 Rev 180
Line 34... Line 34...
//
//
// *Author(s):
// *Author(s):
//              - Olivier Girard,    olgirard@gmail.com
//              - Olivier Girard,    olgirard@gmail.com
//
//
//----------------------------------------------------------------------------
//----------------------------------------------------------------------------
// $Rev: 134 $
// $Rev: 180 $
// $LastChangedBy: olivier.girard $
// $LastChangedBy: olivier.girard $
// $LastChangedDate: 2012-03-22 21:31:06 +0100 (Thu, 22 Mar 2012) $
// $LastChangedDate: 2013-02-25 22:23:18 +0100 (Mon, 25 Feb 2013) $
//----------------------------------------------------------------------------
//----------------------------------------------------------------------------
`ifdef OMSP_NO_INCLUDE
`ifdef OMSP_NO_INCLUDE
`else
`else
`include "openMSP430_defines.v"
`include "openMSP430_defines.v"
`endif
`endif
Line 174... Line 174...
parameter [7:0] WDTNMIES_MASK = 8'h40;
parameter [7:0] WDTNMIES_MASK = 8'h40;
`else
`else
parameter [7:0] WDTNMIES_MASK = 8'h00;
parameter [7:0] WDTNMIES_MASK = 8'h00;
`endif
`endif
 
 
`ifdef ASIC
`ifdef ASIC_CLOCKING
  `ifdef WATCHDOG_MUX
  `ifdef WATCHDOG_MUX
parameter [7:0] WDTSSEL_MASK  = 8'h04;
parameter [7:0] WDTSSEL_MASK  = 8'h04;
  `else
  `else
parameter [7:0] WDTSSEL_MASK  = 8'h00;
parameter [7:0] WDTSSEL_MASK  = 8'h00;
  `endif
  `endif
Line 227... Line 227...
 
 
 
 
//=============================================================================
//=============================================================================
// 5)  WATCHDOG TIMER (ASIC IMPLEMENTATION)
// 5)  WATCHDOG TIMER (ASIC IMPLEMENTATION)
//=============================================================================
//=============================================================================
`ifdef ASIC
`ifdef ASIC_CLOCKING
 
 
// Watchdog clock source selection
// Watchdog clock source selection
//---------------------------------
//---------------------------------
wire wdt_clk;
wire wdt_clk;
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.