OpenCores
URL https://opencores.org/ocsvn/openmsp430/openmsp430/trunk

Subversion Repositories openmsp430

[/] [openmsp430/] [trunk/] [fpga/] [actel_m1a3pl_dev_kit/] [rtl/] [verilog/] [openmsp430/] [omsp_watchdog.v] - Diff between revs 136 and 181

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 136 Rev 181
Line 174... Line 174...
parameter [7:0] WDTNMIES_MASK = 8'h40;
parameter [7:0] WDTNMIES_MASK = 8'h40;
`else
`else
parameter [7:0] WDTNMIES_MASK = 8'h00;
parameter [7:0] WDTNMIES_MASK = 8'h00;
`endif
`endif
 
 
`ifdef ASIC
`ifdef ASIC_CLOCKING
  `ifdef WATCHDOG_MUX
  `ifdef WATCHDOG_MUX
parameter [7:0] WDTSSEL_MASK  = 8'h04;
parameter [7:0] WDTSSEL_MASK  = 8'h04;
  `else
  `else
parameter [7:0] WDTSSEL_MASK  = 8'h00;
parameter [7:0] WDTSSEL_MASK  = 8'h00;
  `endif
  `endif
Line 227... Line 227...
 
 
 
 
//=============================================================================
//=============================================================================
// 5)  WATCHDOG TIMER (ASIC IMPLEMENTATION)
// 5)  WATCHDOG TIMER (ASIC IMPLEMENTATION)
//=============================================================================
//=============================================================================
`ifdef ASIC
`ifdef ASIC_CLOCKING
 
 
// Watchdog clock source selection
// Watchdog clock source selection
//---------------------------------
//---------------------------------
wire wdt_clk;
wire wdt_clk;
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.