Line 47... |
Line 47... |
// PART OF THIS FILE AT ALL TIMES.
|
// PART OF THIS FILE AT ALL TIMES.
|
//
|
//
|
//-----------------------------------------------------------------------------
|
//-----------------------------------------------------------------------------
|
// Project : Series-7 Integrated Block for PCI Express
|
// Project : Series-7 Integrated Block for PCI Express
|
// File : cl_a7pcie_x4_pipe_wrapper.v
|
// File : cl_a7pcie_x4_pipe_wrapper.v
|
// Version : 1.9
|
// Version : 1.10
|
//------------------------------------------------------------------------------
|
//------------------------------------------------------------------------------
|
// Filename : pipe_wrapper.v
|
// Filename : pipe_wrapper.v
|
// Description : PIPE Wrapper for 7 Series Transceiver
|
// Description : PIPE Wrapper for 7 Series Transceiver
|
// Version : 20.1
|
// Version : 20.2
|
//------------------------------------------------------------------------------
|
//------------------------------------------------------------------------------
|
|
|
//---------- PIPE Wrapper Hierarchy --------------------------------------------
|
//---------- PIPE Wrapper Hierarchy --------------------------------------------
|
// pipe_wrapper.v
|
// pipe_wrapper.v
|
// pipe_clock.v
|
// pipe_clock.v
|
Line 336... |
Line 336... |
output [(PCIE_LANE*15)-1:0] PIPE_DMONITOROUT // DMONITORCLK
|
output [(PCIE_LANE*15)-1:0] PIPE_DMONITOROUT // DMONITORCLK
|
|
|
);
|
);
|
|
|
//---------- Input Registers ---------------------------
|
//---------- Input Registers ---------------------------
|
reg reset_n_reg1;
|
(* ASYNC_REG = "TRUE", SHIFT_EXTRACT = "NO" *) reg reset_n_reg1;
|
reg reset_n_reg2;
|
(* ASYNC_REG = "TRUE", SHIFT_EXTRACT = "NO" *) reg reset_n_reg2;
|
|
|
//---------- PIPE Clock Module Output ------------------
|
//---------- PIPE Clock Module Output ------------------
|
wire clk_pclk;
|
wire clk_pclk;
|
wire clk_rxusrclk;
|
wire clk_rxusrclk;
|
wire [PCIE_LANE-1:0] clk_rxoutclk;
|
wire [PCIE_LANE-1:0] clk_rxoutclk;
|
Line 742... |
Line 742... |
.RST_DRP_X16X20_MODE (rst_drp_x16x20_mode),
|
.RST_DRP_X16X20_MODE (rst_drp_x16x20_mode),
|
.RST_DRP_X16 (rst_drp_x16),
|
.RST_DRP_X16 (rst_drp_x16),
|
.RST_USERRDY (rst_userrdy),
|
.RST_USERRDY (rst_userrdy),
|
.RST_TXSYNC_START (rst_txsync_start),
|
.RST_TXSYNC_START (rst_txsync_start),
|
.RST_IDLE (rst_idle),
|
.RST_IDLE (rst_idle),
|
.RST_FSM (rst_fsm)
|
.RST_FSM (rst_fsm[4:0])
|
|
|
);
|
);
|
|
|
//---------- Default ---------------------------------------------------
|
//---------- Default ---------------------------------------------------
|
assign gtp_rst_qpllreset = 1'd0;
|
assign gtp_rst_qpllreset = 1'd0;
|
Line 806... |
Line 806... |
assign qrst_ovrd = 1'd0;
|
assign qrst_ovrd = 1'd0;
|
assign qrst_drp_start = 1'd0;
|
assign qrst_drp_start = 1'd0;
|
assign qrst_qpllreset = 1'd0;
|
assign qrst_qpllreset = 1'd0;
|
assign qrst_qpllpd = 1'd0;
|
assign qrst_qpllpd = 1'd0;
|
assign qrst_idle = 1'd0;
|
assign qrst_idle = 1'd0;
|
assign qrst_fsm = 1;
|
assign qrst_fsm = 4'd1;
|
end
|
end
|
|
|
endgenerate
|
endgenerate
|
|
|
|
|