OpenCores
URL https://opencores.org/ocsvn/rtf65002/rtf65002/trunk

Subversion Repositories rtf65002

[/] [rtf65002/] [trunk/] [rtl/] [verilog/] [ifetch.v] - Diff between revs 30 and 32

Go to most recent revision | Show entire file | Details | Blame | View Log

Rev 30 Rev 32
Line 20... Line 20...
//                                                                          
//                                                                          
// ============================================================================
// ============================================================================
//
//
IFETCH:
IFETCH:
        begin
        begin
                if (em)
 
                        vect <= `BYTE_IRQ_VECT;
 
                else
 
                        vect <= {vbr[31:9],`BRK_VECTNO,2'b00};
                        vect <= {vbr[31:9],`BRK_VECTNO,2'b00};
                suppress_pcinc <= 4'hF;                         // default: no suppression of increment
                suppress_pcinc <= 4'hF;                         // default: no suppression of increment
                opc <= pc;
                opc <= pc;
                hwi <= `FALSE;
                hwi <= `FALSE;
 
                isBusErr <= `FALSE;
 
                pg2 <= `FALSE;
                store_what <= `STW_DEF;
                store_what <= `STW_DEF;
                if (nmi_edge & !imiss & gie & !isExec & !isAtni) begin  // imiss indicates cache controller is active and this state is in a waiting loop
                if (nmi_edge & gie & !isExec & !isAtni) begin   // imiss indicates cache controller is active and this state is in a waiting loop
                        ir <= 64'd0;
                        ir[7:0] <= `BRK;
                        nmi_edge <= 1'b0;
                        nmi_edge <= 1'b0;
                        wai <= 1'b0;
                        wai <= 1'b0;
                        hwi <= `TRUE;
                        hwi <= `TRUE;
                        if (em & !nmoi) begin
 
                                vect <= `BYTE_NMI_VECT;
 
                                state <= BYTE_DECODE;
 
                        end
 
                        else begin
 
                                state <= DECODE;
                                state <= DECODE;
                                vect <= `NMI_VECT;
                                vect <= `NMI_VECT;
                        end
                        end
                end
                else if (irq_i & gie & !isExec & !isAtni) begin
                else if (irq_i && !imiss & gie & !isExec & !isAtni) begin
 
                        wai <= 1'b0;
                        wai <= 1'b0;
                        if (im) begin
                        if (im) begin
                                if (isExec) begin
                                if (ttrig) begin
 
                                        ir[7:0] <= `BRK;
 
                                        vect <= {vbr[31:9],9'd490,2'b00};
 
                                        state <= DECODE;
 
                                end
 
                                else if (isExec) begin
                                        ir <= exbuf;
                                        ir <= exbuf;
                                        exbuf <= 64'd0;
                                        exbuf <= 64'd0;
                                        suppress_pcinc <= 4'h0;
                                        suppress_pcinc <= 4'h0;
                                        state <= em ? BYTE_DECODE : DECODE;
                                        state <= DECODE;
                                end
                                end
                                else if (unCachedInsn) begin
                                else if (unCachedInsn) begin
                                        if (bhit) begin
                                        if (bhit) begin
                                                ir <= ibuf + exbuf;
                                                ir <= ibuf + exbuf;
                                                exbuf <= 64'd0;
                                                exbuf <= 64'd0;
                                                state <= em ? BYTE_DECODE : DECODE;
                                                state <= DECODE;
                                        end
                                        end
                                        else
                                        else
                                                imiss <= `TRUE;
                                                state <= LOAD_IBUF1;
                                end
                                end
                                else begin
                                else begin
                                        if (ihit) begin
                                        if (ihit) begin
                                                ir <= insn + exbuf;
                                                ir <= insn + exbuf;
                                                exbuf <= 64'd0;
                                                exbuf <= 64'd0;
                                                state <= em ? BYTE_DECODE : DECODE;
                                                state <= DECODE;
                                        end
                                        end
                                        else
                                        else
                                                imiss <= `TRUE;
                                                state <= ICACHE1;
                                end
                                end
                        end
                        end
                        else begin
                        else begin
                                ir <= 64'd0;
                                ir[7:0] <= `BRK;
                                hwi <= `TRUE;
                                hwi <= `TRUE;
                                if (em & !nmoi) begin
 
                                        state <= BYTE_DECODE;
 
                                end
 
                                else begin
 
                                        vect <= {vbr[31:9],irq_vect,2'b00};
                                        vect <= {vbr[31:9],irq_vect,2'b00};
                                        state <= DECODE;
                                        state <= DECODE;
                                end
                                end
                        end
                        end
                end
 
                else if (!wai) begin
                else if (!wai) begin
                        if (isExec) begin
                        if (ttrig) begin
 
                                ir[7:0] <= `BRK;
 
                                vect <= {vbr[31:9],9'd490,2'b00};
 
                                state <= DECODE;
 
                        end
 
                        else if (isExec) begin
                                ir <= exbuf;
                                ir <= exbuf;
                                exbuf <= 64'd0;
                                exbuf <= 64'd0;
                                suppress_pcinc <= 4'h0;
                                suppress_pcinc <= 4'h0;
                                state <= em ? BYTE_DECODE : DECODE;
                                state <= DECODE;
                        end
                        end
                        else if (unCachedInsn) begin
                        else if (unCachedInsn) begin
                                if (bhit) begin
                                if (bhit) begin
                                        ir <= ibuf + exbuf;
                                        ir <= ibuf + exbuf;
                                        exbuf <= 64'd0;
                                        exbuf <= 64'd0;
                                        state <= em ? BYTE_DECODE : DECODE;
                                        state <= DECODE;
                                end
                                end
                                else
                                else
                                        imiss <= `TRUE;
                                        state <= LOAD_IBUF1;
                        end
                        end
                        else begin
                        else begin
                                if (ihit) begin
                                if (ihit) begin
                                        ir <= insn + exbuf;
                                        ir <= insn + exbuf;
                                        exbuf <= 64'd0;
                                        exbuf <= 64'd0;
                                        state <= em ? BYTE_DECODE : DECODE;
                                        state <= DECODE;
                                end
                                end
                                else
                                else
                                        imiss <= `TRUE;
                                        state <= ICACHE1;
                        end
                        end
                end
                end
                if (first_ifetch) begin
                // During a cache miss all these assignments will repeat. It's not a
                        first_ifetch <= `FALSE;
                // problem. The history buffer will be stuffed with the same pc address
 
                // for several cycles until the cache load is complete.
                        if (hist_capture) begin
                        if (hist_capture) begin
                                history_buf[history_ndx] <= pc;
                                history_buf[history_ndx] <= pc;
                                history_ndx <= history_ndx+6'd1;
                        history_ndx <= history_ndx+7'd1;
                        end
 
`ifdef SUPPORT_EM8
 
                        if (em) begin
 
                                case(ir[7:0])
 
                                `TAY,`TXY,`DEY,`INY:    begin y[7:0] <= res8; nf <= resn8; zf <= resz8; end
 
                                `TAX,`TYX,`TSX,`DEX,`INX:       begin x[7:0] <= res8; nf <= resn8; zf <= resz8; end
 
                                `TSA,`TYA,`TXA,`INA,`DEA:       begin acc[7:0] <= res8; nf <= resn8; zf <= resz8; end
 
                                `TAS,`TXS: begin sp <= res8[7:0]; end
 
                                `ADC_IMM:
 
                                        begin
 
                                                acc[7:0] <= df ? bcaio : res8;
 
                                                cf <= df ? bcaico : resc8;
 
//                                              vf <= resv8;
 
                                                vf <= (res8[7] ^ b8[7]) & (1'b1 ^ acc[7] ^ b8[7]);
 
                                                nf <= df ? bcaio[7] : resn8;
 
                                                zf <= df ? bcaio==8'h00 : resz8;
 
                                        end
 
                                `ADC_ZP,`ADC_ZPX,`ADC_IX,`ADC_IY,`ADC_ABS,`ADC_ABSX,`ADC_ABSY,`ADC_I:
 
                                        begin
 
                                                acc[7:0] <= df ? bcao : res8;
 
                                                cf <= df ? bcaco : resc8;
 
                                                vf <= (res8[7] ^ b8[7]) & (1'b1 ^ acc[7] ^ b8[7]);
 
                                                nf <= df ? bcao[7] : resn8;
 
                                                zf <= df ? bcao==8'h00 : resz8;
 
                                        end
 
                                `SBC_IMM:
 
                                        begin
 
                                                acc[7:0] <= df ? bcsio : res8;
 
                                                cf <= ~(df ? bcsico : resc8);
 
                                                vf <= (1'b1 ^ res8[7] ^ b8[7]) & (acc[7] ^ b8[7]);
 
                                                nf <= df ? bcsio[7] : resn8;
 
                                                zf <= df ? bcsio==8'h00 : resz8;
 
                                        end
                                        end
                                `SBC_ZP,`SBC_ZPX,`SBC_IX,`SBC_IY,`SBC_ABS,`SBC_ABSX,`SBC_ABSY,`SBC_I:
 
                                        begin
 
                                                acc[7:0] <= df ? bcso : res8;
 
                                                vf <= (1'b1 ^ res8[7] ^ b8[7]) & (acc[7] ^ b8[7]);
 
                                                cf <= ~(df ? bcsco : resc8);
 
                                                nf <= df ? bcso[7] : resn8;
 
                                                zf <= df ? bcso==8'h00 : resz8;
 
                                        end
 
                                `CMP_IMM,`CMP_ZP,`CMP_ZPX,`CMP_IX,`CMP_IY,`CMP_ABS,`CMP_ABSX,`CMP_ABSY,`CMP_I,
 
                                `CPX_IMM,`CPX_ZP,`CPX_ABS,
 
                                `CPY_IMM,`CPY_ZP,`CPY_ABS:
 
                                                begin cf <= ~resc8; nf <= resn8; zf <= resz8; end
 
                                `BIT_IMM,`BIT_ZP,`BIT_ZPX,`BIT_ABS,`BIT_ABSX:
 
                                                begin nf <= b8[7]; vf <= b8[6]; zf <= resz8; end
 
                                `TRB_ZP,`TRB_ABS,`TSB_ZP,`TSB_ABS:
 
                                        begin zf <= resz8; end
 
                                `LDA_IMM,`LDA_ZP,`LDA_ZPX,`LDA_IX,`LDA_IY,`LDA_ABS,`LDA_ABSX,`LDA_ABSY,`LDA_I,
 
                                `AND_IMM,`AND_ZP,`AND_ZPX,`AND_IX,`AND_IY,`AND_ABS,`AND_ABSX,`AND_ABSY,`AND_I,
 
                                `ORA_IMM,`ORA_ZP,`ORA_ZPX,`ORA_IX,`ORA_IY,`ORA_ABS,`ORA_ABSX,`ORA_ABSY,`ORA_I,
 
                                `EOR_IMM,`EOR_ZP,`EOR_ZPX,`EOR_IX,`EOR_IY,`EOR_ABS,`EOR_ABSX,`EOR_ABSY,`EOR_I:
 
                                        begin acc[7:0] <= res8; nf <= resn8; zf <= resz8; end
 
                                `ASL_ACC:       begin acc[7:0] <= res8; cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `ROL_ACC:       begin acc[7:0] <= res8; cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `LSR_ACC:       begin acc[7:0] <= res8; cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `ROR_ACC:       begin acc[7:0] <= res8; cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `ASL_ZP,`ASL_ZPX,`ASL_ABS,`ASL_ABSX: begin cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `ROL_ZP,`ROL_ZPX,`ROL_ABS,`ROL_ABSX: begin cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `LSR_ZP,`LSR_ZPX,`LSR_ABS,`LSR_ABSX: begin cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `ROR_ZP,`ROR_ZPX,`ROR_ABS,`ROR_ABSX: begin cf <= resc8; nf <= resn8; zf <= resz8; end
 
                                `INC_ZP,`INC_ZPX,`INC_ABS,`INC_ABSX: begin nf <= resn8; zf <= resz8; end
 
                                `DEC_ZP,`DEC_ZPX,`DEC_ABS,`DEC_ABSX: begin nf <= resn8; zf <= resz8; end
 
                                `PLA:   begin acc[7:0] <= res8; zf <= resz8; nf <= resn8; end
 
                                `PLX:   begin x[7:0] <= res8; zf <= resz8; nf <= resn8; end
 
                                `PLY:   begin y[7:0] <= res8; zf <= resz8; nf <= resn8; end
 
                                `LDX_IMM,`LDX_ZP,`LDX_ZPY,`LDX_ABS,`LDX_ABSY:   begin x[7:0] <= res8; nf <= resn8; zf <= resz8; end
 
                                `LDY_IMM,`LDY_ZP,`LDY_ZPX,`LDY_ABS,`LDY_ABSX:   begin y[7:0] <= res8; nf <= resn8; zf <= resz8; end
 
                                endcase
 
                        end
 
                        else
 
`endif
 
                        begin
 
                                regfile[Rt] <= res;
                                regfile[Rt] <= res;
                                case(Rt)
                                case(Rt)
                                4'h1:   acc <= res;
                                4'h1:   acc <= res;
                                4'h2:   x <= res;
                                4'h2:   x <= res;
                                4'h3:   y <= res;
                                4'h3:   y <= res;
                                default:        ;
                                default:        ;
                                endcase
                                endcase
                                case(ir[7:0])
                case(ir9)
                                `TAS,`TXS:      begin isp <= res; gie <= 1'b1; end
                                `TAS,`TXS:      begin isp <= res; gie <= 1'b1; end
                                `SUB_SP8,`SUB_SP16,`SUB_SP32:   isp <= res;
                                `SUB_SP8,`SUB_SP16,`SUB_SP32:   isp <= res;
                                `TRS:
                                `TRS:
                                        begin
                                        begin
                                                case(ir[15:12])
                                                case(ir[15:12])
Line 242... Line 168...
                                `SUB_IMM8,`SUB_IMM16,`SUB_IMM32,`SUB_ZPX,`SUB_IX,`SUB_IY,`SUB_ABS,`SUB_ABSX,`SUB_RIND:
                                `SUB_IMM8,`SUB_IMM16,`SUB_IMM32,`SUB_ZPX,`SUB_IX,`SUB_IY,`SUB_ABS,`SUB_ABSX,`SUB_RIND:
                                        if (Rt==4'h0)   // CMP doesn't set overflow
                                        if (Rt==4'h0)   // CMP doesn't set overflow
                                                begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                                begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                        else
                                        else
                                                begin vf <= resv32; cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                                begin vf <= resv32; cf <= ~resc32; nf <= resn32; zf <= resz32; end
 
`ifdef SUPPORT_DIVMOD
 
                `DIV_IMM8,`DIV_IMM16,`DIV_IMM32,
 
                `MOD_IMM8,`MOD_IMM16,`MOD_IMM32,
 
`endif
 
                `MUL_IMM8,`MUL_IMM16,`MUL_IMM32:
 
                        begin nf <= resn32; zf <= resz32; end
                                `AND_IMM8,`AND_IMM16,`AND_IMM32,`AND_ZPX,`AND_IX,`AND_IY,`AND_ABS,`AND_ABSX,`AND_RIND:
                                `AND_IMM8,`AND_IMM16,`AND_IMM32,`AND_ZPX,`AND_IX,`AND_IY,`AND_ABS,`AND_ABSX,`AND_RIND:
                                        if (Rt==4'h0)   // BIT sets overflow
                                        if (Rt==4'h0)   // BIT sets overflow
                                                begin nf <= b[31]; vf <= b[30]; zf <= resz32; end
                                                begin nf <= b[31]; vf <= b[30]; zf <= resz32; end
                                        else
                                        else
                                                begin nf <= resn32; zf <= resz32; end
                                                begin nf <= resn32; zf <= resz32; end
                                `ORB_ZPX,`ORB_ABS,`ORB_ABSX,
                                `ORB_ZPX,`ORB_ABS,`ORB_ABSX,
                                `OR_IMM8,`OR_IMM16,`OR_IMM32,`OR_ZPX,`OR_IX,`OR_IY,`OR_ABS,`OR_ABSX,`OR_RIND,
                                `OR_IMM8,`OR_IMM16,`OR_IMM32,`OR_ZPX,`OR_IX,`OR_IY,`OR_ABS,`OR_ABSX,`OR_RIND,
                                `EOR_IMM8,`EOR_IMM16,`EOR_IMM32,`EOR_ZPX,`EOR_IX,`EOR_IY,`EOR_ABS,`EOR_ABSX,`EOR_RIND:
                                `EOR_IMM8,`EOR_IMM16,`EOR_IMM32,`EOR_ZPX,`EOR_IX,`EOR_IY,`EOR_ABS,`EOR_ABSX,`EOR_RIND:
                                        begin nf <= resn32; zf <= resz32; end
                                        begin nf <= resn32; zf <= resz32; end
                                `ASL_ACC,`ROL_ACC,`LSR_ACC,`ROR_ACC:
                                `ASL_ACC,`ROL_ACC,`LSR_ACC,`ROR_ACC:
                                        begin acc <= res; cf <= resc32; nf <= resn32; zf <= resz32; end
                        begin cf <= resc32; nf <= resn32; zf <= resz32; end
                                `ASL_RR,`ROL_RR,`LSR_RR,`ROR_RR,
                                `ASL_RR,`ROL_RR,`LSR_RR,`ROR_RR,
                                `ASL_ZPX,`ASL_ABS,`ASL_ABSX,
                                `ASL_ZPX,`ASL_ABS,`ASL_ABSX,
                                `ROL_ZPX,`ROL_ABS,`ROL_ABSX,
                                `ROL_ZPX,`ROL_ABS,`ROL_ABSX,
                                `LSR_ZPX,`LSR_ABS,`LSR_ABSX,
                                `LSR_ZPX,`LSR_ABS,`LSR_ABSX,
                                `ROR_ZPX,`ROR_ABS,`ROR_ABSX:
                                `ROR_ZPX,`ROR_ABS,`ROR_ABSX:
                                        begin cf <= resc32; nf <= resn32; zf <= resz32; end
                                        begin cf <= resc32; nf <= resn32; zf <= resz32; end
                                `ASL_IMM8: begin nf <= resn32; zf <= resz32; end
                                `ASL_IMM8: begin nf <= resn32; zf <= resz32; end
                                `LSR_IMM8: begin nf <= resn32; zf <= resz32; end
                                `LSR_IMM8: begin nf <= resn32; zf <= resz32; end
 
                `BMT_ZPX,`BMT_ABS,`BMT_ABSX: begin nf <= resn32; zf <= resz32; end
                                `INC_ZPX,`INC_ABS,`INC_ABSX: begin nf <= resn32; zf <= resz32; end
                                `INC_ZPX,`INC_ABS,`INC_ABSX: begin nf <= resn32; zf <= resz32; end
                                `DEC_ZPX,`DEC_ABS,`DEC_ABSX: begin nf <= resn32; zf <= resz32; end
                                `DEC_ZPX,`DEC_ABS,`DEC_ABSX: begin nf <= resn32; zf <= resz32; end
                                `TAX,`TYX,`TSX,`DEX,`INX,
                                `TAX,`TYX,`TSX,`DEX,`INX,
                                `LDX_IMM32,`LDX_IMM16,`LDX_IMM8,`LDX_ZPY,`LDX_ABS,`LDX_ABSY,`PLX:
                                `LDX_IMM32,`LDX_IMM16,`LDX_IMM8,`LDX_ZPY,`LDX_ABS,`LDX_ABSY,`PLX:
                                        begin x <= res; nf <= resn32; zf <= resz32; end
                        begin nf <= resn32; zf <= resz32; end
                                `TAY,`TXY,`DEY,`INY,
                                `TAY,`TXY,`DEY,`INY,
                                `LDY_IMM32,`LDY_ZPX,`LDY_ABS,`LDY_ABSX,`PLY:
                                `LDY_IMM32,`LDY_ZPX,`LDY_ABS,`LDY_ABSX,`PLY:
                                        begin y <= res; nf <= resn32; zf <= resz32; end
                        begin nf <= resn32; zf <= resz32; end
                                `CPX_IMM32,`CPX_ZPX,`CPX_ABS:   begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                `CPX_IMM32,`CPX_ZPX,`CPX_ABS:   begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                `CPY_IMM32,`CPY_ZPX,`CPY_ABS:   begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                `CPY_IMM32,`CPY_ZPX,`CPY_ABS:   begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                `CMP_IMM8: begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                `CMP_IMM8: begin cf <= ~resc32; nf <= resn32; zf <= resz32; end
                                `TSA,`TYA,`TXA,`INA,`DEA,
                                `TSA,`TYA,`TXA,`INA,`DEA,
                                `LDA_IMM32,`LDA_IMM16,`LDA_IMM8,`PLA:   begin acc <= res; nf <= resn32; zf <= resz32; end
                `LDA_IMM32,`LDA_IMM16,`LDA_IMM8,`PLA:   begin nf <= resn32; zf <= resz32; end
                                `POP:   begin nf <= resn32; zf <= resz32; end
                                `POP:   begin nf <= resn32; zf <= resz32; end
                                endcase
                                endcase
                        end
                        end
                end
 
        end
 
 
 
 No newline at end of file
 No newline at end of file

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.