OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [logic/] [ip/] [flash_memcontrl/] [rtl/] [xml/] [flash_memcontrl_def.xml] - Diff between revs 134 and 135

Show entire file | Details | Blame | View Log

Rev 134 Rev 135
Line 25... Line 25...
//   You should have received a copy of the GNU Lesser General            //
//   You should have received a copy of the GNU Lesser General            //
//   Public License along with this source; if not, download it           //
//   Public License along with this source; if not, download it           //
//   from http://www.opencores.org/lgpl.shtml                             //
//   from http://www.opencores.org/lgpl.shtml                             //
//                                                                        //
//                                                                        //
-->
-->
 
 
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
xmlns:socgen="http://opencores.org"
xmlns:socgen="http://opencores.org"
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
 
 
opencores.org
opencores.org
logic
logic
flash_memcontrl
flash_memcontrl
def  default
def
 
 
 
 
 
 
 
 
 
 
 slave_clk
 slave_clk
  
  
  
  
  
      
    
  
      
    
        clk
      
        clk
        clk
      
        clk
    
      
 
    
 
 
 
        
 
      
 
 
 slave_reset
 
  
 
  
 
  
 
    
 
      
 
        reset
 
        reset
 
      
 
    
 
 
 
 
 
 
  
 
 
 
 
 
 
 
 
 
 
 
 slave_reset
  gen_verilog
  
  104.0
  
  none
      
  common
  
  ./tools/verilog/gen_verilog
 
    
 
    
 
      destination
 
      flash_memcontrl_def
 
    
 
  
 
 
 
 
 
 
    
 
      
 
        reset
 
        reset
 
      
 
    
 
 
 
        
 
      
 
 
 
 
 
 
 
  
 
 
 
 
 
 
 
 
       
 
 
 
              
 
              Hierarchical
 
 
 
              
 
                                   spirit:library="logic"
 
                                   spirit:name="flash_memcontrl"
 
                                   spirit:version="def.design"/>
 
              
 
 
 
 
 
 
  gen_verilog
 
  104.0
 
  none
 
  :*common:*
 
  tools/verilog/gen_verilog
 
    
 
    
 
      destination
 
      flash_memcontrl_def
 
    
 
  
 
 
 
 
              
 
              verilog
 
              
 
              
 
                                   spirit:library="Testbench"
 
                                   spirit:name="toolflow"
 
                                   spirit:version="verilog"/>
 
              
 
              
 
 
 
 
 
 
 
 
 
 
 
 
 
              
 
              commoncommon
 
 
 
              Verilog
                
              
                        
                     
                                Hierarchical
                            fs-common
                                
                     
                        
              
                
 
 
 
 
              
 
              sim:*Simulation:*
 
              Verilog
 
              
 
                     
 
                            fs-sim
 
                     
 
              
 
 
 
              
       
              syn:*Synthesis:*
 
              Verilog
 
              
 
                     
 
                            fs-sim
 
                     
 
              
 
 
 
 
              
 
              Hierarchical
 
                  Hierarchical
 
              
 
 
 
 
 
              
 
              verilog
 
              
 
              
 
                                   ipxact:library="Testbench"
 
                                   ipxact:name="toolflow"
 
                                   ipxact:version="verilog"/>
 
              
 
              
 
 
 
 
              
 
              doc
 
              
 
              
 
                                   spirit:library="Testbench"
 
                                   spirit:name="toolflow"
 
                                   spirit:version="documentation"/>
 
              
 
              :*Documentation:*
 
              Verilog
 
              
 
 
 
 
 
 
 
      
              
 
              common:*common:*
 
 
 
              Verilog
 
              
 
                     
 
                            fs-common
 
                     
 
              
 
 
 
 
ADDR_BITS24
 
 
 
 
 
 
              
 
              sim:*Simulation:*
 
              Verilog
 
              
 
                     
 
                            fs-sim
 
                     
 
              
 
 
 
              
 
              syn:*Synthesis:*
 
              Verilog
 
              
 
                     
 
                            fs-sim
 
                     
 
              
 
 
 
 
 
 
 
 
addr
 
wire
 
in
 
ADDR_BITS-11
 
 
 
 
 
wdata
 
wire
 
in
 
150
 
 
 
 
 
cs
              
wire
              doc
in
              
10
              
 
                                   ipxact:library="Testbench"
 
                                   ipxact:name="toolflow"
 
                                   ipxact:version="documentation"/>
 
              
 
              :*Documentation:*
 
              Verilog
 
              
 
 
rd
 
wire
 
in
 
 
 
 
 
wr
 
wire
 
in
 
 
 
 
 
stb
      
wire
 
in
 
 
 
 
 
ub
 
wire
 
in
 
 
 
 
 
lb
 
wire
 
in
 
 
 
 
 
wait_out
 
reg
 
out
 
 
 
 
 
rdata
 
wire
 
out
 
150
 
 
 
 
 
memadr_out
 
reg
 
out
 
ADDR_BITS-11
 
 
 
 
 
memdb_out
 
reg
 
out
 
150
 
 
 
 
 
memdb_oe
addr
reg
wire
out
in
 
ADDR_BITS-11
 
 
 
 
memdb_in
wdata
wire
wire
in
in
150
150
 
 
 
 
memoe_n_out
cs
reg
wire
out
in
 
10
 
 
 
 
memwr_n_out
rd
reg
wire
out
in
 
 
 
 
ramadv_n_out
wr
reg
wire
out
in
 
 
 
 
ramclk_out
stb
reg
wire
out
in
 
 
 
 
ramub_n_out
ub
reg
wire
out
in
 
 
 
 
ramlb_n_out
lb
reg
wire
out
in
 
 
 
 
ramcs_n_out
wait_out
reg
reg
out
out
 
 
 
 
ramcre_out
rdata
reg
wire
out
out
 
150
 
 
 
 
ramwait_in
memadr_out
wire
reg
in
out
 
ADDR_BITS-11
 
 
 
 
flashcs_n_out
memdb_out
reg
reg
out
out
 
150
 
 
 
 
flashrp_n_out
memdb_oe
reg
reg
out
out
 
 
 
 
flashststs_in
memdb_in
wire
wire
in
in
 
150
 
 
 
 
 
memoe_n_out
 
reg
 
out
 
 
 
 
 
memwr_n_out
 
reg
 
out
 
 
 
 
 
ramadv_n_out
 
reg
 
out
 
 
 
 
 
ramclk_out
 
reg
 
out
 
 
 
 
 
ramub_n_out
 
reg
 
out
 
 
 
 
  
ramlb_n_out
 
reg
 
out
 
 
 
 
    
ramcs_n_out
      fs-common
reg
 
out
 
 
 
 
      
ramcre_out
        
reg
        ../verilog/top.body
out
        verilogSourcefragment
 
      
 
 
 
    
ramwait_in
 
wire
 
in
 
 
 
 
 
flashcs_n_out
 
reg
 
out
 
 
 
 
    
flashrp_n_out
      fs-sim
reg
 
out
 
 
 
 
      
flashststs_in
        
wire
        ../verilog/copyright
in
        verilogSourceinclude
 
      
 
 
 
      
 
        
 
        ../verilog/common/flash_memcontrl_def
 
        verilogSourcemodule
 
      
 
 
 
    
 
 
 
 
 
 
 
    
 
      fs-syn
 
 
 
      
  
        
 
        ../verilog/copyright
 
        verilogSourceinclude
 
      
 
 
 
      
    
        
      fs-common
        ../verilog/common/flash_memcontrl_def
 
        verilogSourcemodule
 
      
 
 
 
    
      
 
        
 
        ../verilog/top.body
 
        verilogSourcefragment
 
      
 
 
 
    
 
 
 
 
 
    
 
      fs-sim
 
 
 
      
 
        
 
        ../verilog/copyright
 
        verilogSourceinclude
 
      
 
 
  
      
 
        
 
        ../verilog/common/flash_memcontrl_def
 
        verilogSourcemodule
 
      
 
 
 
    
 
 
 
 
 
 
 
    
 
      fs-syn
 
 
 
      
 
        
 
        ../verilog/copyright
 
        verilogSourceinclude
 
      
 
 
 
      
 
        
 
        ../verilog/common/flash_memcontrl_def
 
        verilogSourcemodule
 
      
 
 
 
    
 
 
 
 
 
 
 
 
 
 
 
  
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.