OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [wishbone/] [ip/] [wb_memory/] [sim/] [testbenches/] [xml/] [wb_memory_def_duth.design.xml] - Diff between revs 133 and 135

Show entire file | Details | Blame | View Log

Rev 133 Rev 135
Line 4... Line 4...
// Generated File Do Not EDIT                                                                         //
// Generated File Do Not EDIT                                                                         //
//                                                                                                    //
//                                                                                                    //
// ./tools/verilog/gen_tb -vendor opencores.org -library wishbone  -component wb_memory  -version def //
// ./tools/verilog/gen_tb -vendor opencores.org -library wishbone  -component wb_memory  -version def //
//                                                                                                    //
//                                                                                                    //
-->
-->
 
 
xmlns:spirit="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009"
xmlns:ipxact="http://www.accellera.org/XMLSchema/IPXACT/1685-2014"
xmlns:socgen="http://opencores.org"
xmlns:socgen="http://opencores.org"
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
xmlns:xsi="http://www.w3.org/2001/XMLSchema-instance"
xsi:schemaLocation="http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009
xsi:schemaLocation="http://www.accellera.org/XMLSchema/IPXACT/1685-2014
http://www.spiritconsortium.org/XMLSchema/SPIRIT/1685-2009/index.xsd">
http://www.accellera.org/XMLSchema/IPXACT/1685-2014/index.xsd">
opencores.org
opencores.org
wishbone
wishbone
wb_memory
wb_memory
def_duth.design
def_duth.design
 
 
 
 
 
 
ack_o
ack_o
 
 
 
 
 
 
 
 
 
 
adr_i
adr_i
 
 
 
 
 
 
 
 
 
 
clk_i
clk_i
 
 
 
 
 
 
 
 
 
 
cyc_i
cyc_i
 
 
 
 
 
 
 
 
 
 
dat_i
dat_i
 
 
 
 
 
 
 
 
 
 
dat_o
dat_o
 
 
 
 
 
 
 
 
 
 
rst_i
rst_i
 
 
 
 
 
 
 
 
 
 
sel_i
sel_i
 
 
 
 
 
 
 
 
 
 
stb_i
stb_i
 
 
 
 
 
 
 
 
 
 
we_i
we_i
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
 
dut
dut
 
 
 
 
 SRAM_MEM_0_FILE
 SRAM_MEM_0_FILE
 SRAM_MEM_1_FILE
 SRAM_MEM_1_FILE
 SRAM_MEM_2_FILE
 SRAM_MEM_2_FILE
 SRAM_MEM_3_FILE
 SRAM_MEM_3_FILE
 adr_width
 adr_width
 dat_width
 dat_width
 mem_size
 mem_size
 wb_addr_width
 wb_addr_width
 wb_byte_lanes
 wb_byte_lanes
 wb_data_width
 wb_data_width
 
 
 
 
 
 
 
 
 
 

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.