OpenCores
URL https://opencores.org/ocsvn/opentech/opentech/trunk

Subversion Repositories opentech

[/] [opentech/] [web_uploads/] [changes_1_6_1.txt] - Rev 6

Compare with Previous | Blame | View Log

Changes from version 1.6.0

OpenCores.org
======
Site and CVS are Updated

DESIGNS
======
- Free Model Foundation models (updated)
- simplyrisc (added)
- Gadgetboard (updated)
- freeio (updated)
- vlsitechnology_lib (updated)
- OpenCPU (added)
- Ronja Project (updated)


TOOLS:
=====
[Analysis]


[Design Entry]
- emacs-modes (updated)
- gEDA (updated)
- hdlmaker (updated)
- KICAD (updated)
- TinyCad (updated)
- veditor_Eclipse (updated)
- xcircuit (updated)


[Instruments]
- qoscc (updated)
- QtDMM (updated)

[Modeling]
- ptolemy (updated)


[pcb]
- gerber2pdf (updated)
- gerbmerge (updated)
- gerbv (updated)
- opencircuit_pcb (updated)
- pcb (updated)


[PLD]
- jhdl (updated)


[ROMs]
- srecords (updated)

[Simulation]
- cider (added)
- Qucs (updated)


[Spice]
- ASCO (updated)
- easyspice (added)
- eispice (added)
- gnucap (updated)
- kjwaves (added)
- pyspice (updated)

[SystemLevel]
- GreenSOCs (updated)
- SystemC-vregs (added)
- SystemPerl (updated)

[Testing]
- pystdf (added)

[uC]
- EVBU (added)
- Sam_I_Am (added)


[Verification]
- jove (updated)


[Verilog]
- Covered (updated)
- dinotrace (updated)
- Icarus (updated)
- ScriptSim (added)
- vbs (updated)
- verilator (updated)
- Verilog-Perl (updated)
- Verilog-Pli (updated)
- VHDL2Vlg (updated)
- voneline (added)


[VHDL]
- signs (updated)
- freehdl (updated)

[VLSI/IC layout]
- Alliance (updated)
- electric (updated)
- IRSIM (updated)
- LayoutEditor (updated)
- magic (updated)
- netgen (updated)
- toped (added)
- xchiplogo (added)



[Synthesis]


[Others]



[Extras]
- Xemacs (updated)
- nedit (updated)
- wincvs (updated)

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.