OpenCores
URL https://opencores.org/ocsvn/loadbalancer/loadbalancer/trunk

Subversion Repositories loadbalancer

[/] [loadbalancer/] [trunk/] [db/] [LB.hier_info] - Rev 2

Compare with Previous | Blame | View Log

|LB
in_rdy <= manager:inst.in_rdy
in_wr => manager:inst.in_wr
in_rd => manager:inst.in_rd
out_rdy => manager:inst.out_rdy
reset => manager:inst.reset
clk => manager:inst.clk
in_ctrl[0] => manager:inst.in_ctrl[0]
in_ctrl[1] => manager:inst.in_ctrl[1]
in_ctrl[2] => manager:inst.in_ctrl[2]
in_ctrl[3] => manager:inst.in_ctrl[3]
in_ctrl[4] => manager:inst.in_ctrl[4]
in_ctrl[5] => manager:inst.in_ctrl[5]
in_ctrl[6] => manager:inst.in_ctrl[6]
in_ctrl[7] => manager:inst.in_ctrl[7]
in_data[0] => manager:inst.in_data[0]
in_data[1] => manager:inst.in_data[1]
in_data[2] => manager:inst.in_data[2]
in_data[3] => manager:inst.in_data[3]
in_data[4] => manager:inst.in_data[4]
in_data[5] => manager:inst.in_data[5]
in_data[6] => manager:inst.in_data[6]
in_data[7] => manager:inst.in_data[7]
in_data[8] => manager:inst.in_data[8]
in_data[9] => manager:inst.in_data[9]
in_data[10] => manager:inst.in_data[10]
in_data[11] => manager:inst.in_data[11]
in_data[12] => manager:inst.in_data[12]
in_data[13] => manager:inst.in_data[13]
in_data[14] => manager:inst.in_data[14]
in_data[15] => manager:inst.in_data[15]
in_data[16] => manager:inst.in_data[16]
in_data[17] => manager:inst.in_data[17]
in_data[18] => manager:inst.in_data[18]
in_data[19] => manager:inst.in_data[19]
in_data[20] => manager:inst.in_data[20]
in_data[21] => manager:inst.in_data[21]
in_data[22] => manager:inst.in_data[22]
in_data[23] => manager:inst.in_data[23]
in_data[24] => manager:inst.in_data[24]
in_data[25] => manager:inst.in_data[25]
in_data[26] => manager:inst.in_data[26]
in_data[27] => manager:inst.in_data[27]
in_data[28] => manager:inst.in_data[28]
in_data[29] => manager:inst.in_data[29]
in_data[30] => manager:inst.in_data[30]
in_data[31] => manager:inst.in_data[31]
in_data[32] => manager:inst.in_data[32]
in_data[33] => manager:inst.in_data[33]
in_data[34] => manager:inst.in_data[34]
in_data[35] => manager:inst.in_data[35]
in_data[36] => manager:inst.in_data[36]
in_data[37] => manager:inst.in_data[37]
in_data[38] => manager:inst.in_data[38]
in_data[39] => manager:inst.in_data[39]
in_data[40] => manager:inst.in_data[40]
in_data[41] => manager:inst.in_data[41]
in_data[42] => manager:inst.in_data[42]
in_data[43] => manager:inst.in_data[43]
in_data[44] => manager:inst.in_data[44]
in_data[45] => manager:inst.in_data[45]
in_data[46] => manager:inst.in_data[46]
in_data[47] => manager:inst.in_data[47]
in_data[48] => manager:inst.in_data[48]
in_data[49] => manager:inst.in_data[49]
in_data[50] => manager:inst.in_data[50]
in_data[51] => manager:inst.in_data[51]
in_data[52] => manager:inst.in_data[52]
in_data[53] => manager:inst.in_data[53]
in_data[54] => manager:inst.in_data[54]
in_data[55] => manager:inst.in_data[55]
in_data[56] => manager:inst.in_data[56]
in_data[57] => manager:inst.in_data[57]
in_data[58] => manager:inst.in_data[58]
in_data[59] => manager:inst.in_data[59]
in_data[60] => manager:inst.in_data[60]
in_data[61] => manager:inst.in_data[61]
in_data[62] => manager:inst.in_data[62]
in_data[63] => manager:inst.in_data[63]
in_key[0] => manager:inst.in_key[0]
in_key[1] => manager:inst.in_key[1]
in_key[2] => manager:inst.in_key[2]
in_key[3] => manager:inst.in_key[3]
in_key[4] => manager:inst.in_key[4]
in_key[5] => manager:inst.in_key[5]
in_key[6] => manager:inst.in_key[6]
in_key[7] => manager:inst.in_key[7]
in_key[8] => manager:inst.in_key[8]
in_key[9] => manager:inst.in_key[9]
out_rd_rdy <= manager:inst.out_rd_rdy
out_mac[0] <= manager:inst.out_mac[0]
out_mac[1] <= manager:inst.out_mac[1]
out_mac[2] <= manager:inst.out_mac[2]
out_mac[3] <= manager:inst.out_mac[3]
out_mac[4] <= manager:inst.out_mac[4]
out_mac[5] <= manager:inst.out_mac[5]
out_mac[6] <= manager:inst.out_mac[6]
out_mac[7] <= manager:inst.out_mac[7]
out_mac[8] <= manager:inst.out_mac[8]
out_mac[9] <= manager:inst.out_mac[9]
out_mac[10] <= manager:inst.out_mac[10]
out_mac[11] <= manager:inst.out_mac[11]
out_mac[12] <= manager:inst.out_mac[12]
out_mac[13] <= manager:inst.out_mac[13]
out_mac[14] <= manager:inst.out_mac[14]
out_mac[15] <= manager:inst.out_mac[15]
out_mac[16] <= manager:inst.out_mac[16]
out_mac[17] <= manager:inst.out_mac[17]
out_mac[18] <= manager:inst.out_mac[18]
out_mac[19] <= manager:inst.out_mac[19]
out_mac[20] <= manager:inst.out_mac[20]
out_mac[21] <= manager:inst.out_mac[21]
out_mac[22] <= manager:inst.out_mac[22]
out_mac[23] <= manager:inst.out_mac[23]
out_mac[24] <= manager:inst.out_mac[24]
out_mac[25] <= manager:inst.out_mac[25]
out_mac[26] <= manager:inst.out_mac[26]
out_mac[27] <= manager:inst.out_mac[27]
out_mac[28] <= manager:inst.out_mac[28]
out_mac[29] <= manager:inst.out_mac[29]
out_mac[30] <= manager:inst.out_mac[30]
out_mac[31] <= manager:inst.out_mac[31]
out_mac[32] <= manager:inst.out_mac[32]
out_mac[33] <= manager:inst.out_mac[33]
out_mac[34] <= manager:inst.out_mac[34]
out_mac[35] <= manager:inst.out_mac[35]
out_mac[36] <= manager:inst.out_mac[36]
out_mac[37] <= manager:inst.out_mac[37]
out_mac[38] <= manager:inst.out_mac[38]
out_mac[39] <= manager:inst.out_mac[39]
out_mac[40] <= manager:inst.out_mac[40]
out_mac[41] <= manager:inst.out_mac[41]
out_mac[42] <= manager:inst.out_mac[42]
out_mac[43] <= manager:inst.out_mac[43]
out_mac[44] <= manager:inst.out_mac[44]
out_mac[45] <= manager:inst.out_mac[45]
out_mac[46] <= manager:inst.out_mac[46]
out_mac[47] <= manager:inst.out_mac[47]
out_port[0] <= manager:inst.out_port[0]
out_port[1] <= manager:inst.out_port[1]
out_port[2] <= manager:inst.out_port[2]
out_port[3] <= manager:inst.out_port[3]
out_port[4] <= manager:inst.out_port[4]
out_port[5] <= manager:inst.out_port[5]
out_port[6] <= manager:inst.out_port[6]
out_port[7] <= manager:inst.out_port[7]


|LB|manager:inst
in_data[0] => mac_exit_port[0].DATAIN
in_data[1] => mac_exit_port[1].DATAIN
in_data[2] => mac_exit_port[2].DATAIN
in_data[3] => mac_exit_port[3].DATAIN
in_data[4] => mac_exit_port[4].DATAIN
in_data[5] => mac_exit_port[5].DATAIN
in_data[6] => mac_exit_port[6].DATAIN
in_data[7] => mac_exit_port[7].DATAIN
in_data[8] => mac_weight[0].DATAIN
in_data[9] => mac_weight[1].DATAIN
in_data[10] => mac_weight[2].DATAIN
in_data[11] => mac_weight[3].DATAIN
in_data[12] => mac_weight[4].DATAIN
in_data[13] => mac_weight[5].DATAIN
in_data[14] => mac_weight[6].DATAIN
in_data[15] => mac_weight[7].DATAIN
in_data[16] => mac[0].DATAIN
in_data[17] => mac[1].DATAIN
in_data[18] => mac[2].DATAIN
in_data[19] => mac[3].DATAIN
in_data[20] => mac[4].DATAIN
in_data[21] => mac[5].DATAIN
in_data[22] => mac[6].DATAIN
in_data[23] => mac[7].DATAIN
in_data[24] => mac_cnt~31.DATAB
in_data[24] => mac[8].DATAIN
in_data[25] => mac_cnt~30.DATAB
in_data[25] => mac[9].DATAIN
in_data[26] => mac_cnt~29.DATAB
in_data[26] => mac[10].DATAIN
in_data[27] => mac_cnt~28.DATAB
in_data[27] => mac[11].DATAIN
in_data[28] => mac_cnt~27.DATAB
in_data[28] => mac[12].DATAIN
in_data[29] => mac_cnt~26.DATAB
in_data[29] => mac[13].DATAIN
in_data[30] => mac_cnt~25.DATAB
in_data[30] => mac[14].DATAIN
in_data[31] => mac_cnt~24.DATAB
in_data[31] => mac[15].DATAIN
in_data[32] => mac[16].DATAIN
in_data[33] => mac[17].DATAIN
in_data[34] => mac[18].DATAIN
in_data[35] => mac[19].DATAIN
in_data[36] => mac[20].DATAIN
in_data[37] => mac[21].DATAIN
in_data[38] => mac[22].DATAIN
in_data[39] => mac[23].DATAIN
in_data[40] => mac[24].DATAIN
in_data[41] => mac[25].DATAIN
in_data[42] => mac[26].DATAIN
in_data[43] => mac[27].DATAIN
in_data[44] => mac[28].DATAIN
in_data[45] => mac[29].DATAIN
in_data[46] => mac[30].DATAIN
in_data[47] => mac[31].DATAIN
in_data[48] => mac[32].DATAIN
in_data[49] => mac[33].DATAIN
in_data[50] => mac[34].DATAIN
in_data[51] => mac[35].DATAIN
in_data[52] => mac[36].DATAIN
in_data[53] => mac[37].DATAIN
in_data[54] => mac[38].DATAIN
in_data[55] => mac[39].DATAIN
in_data[56] => mac[40].DATAIN
in_data[57] => mac[41].DATAIN
in_data[58] => mac[42].DATAIN
in_data[59] => mac[43].DATAIN
in_data[60] => mac[44].DATAIN
in_data[61] => mac[45].DATAIN
in_data[62] => mac[46].DATAIN
in_data[63] => mac[47].DATAIN
in_ctrl[0] => Equal1.IN15
in_ctrl[0] => Equal0.IN15
in_ctrl[1] => Equal1.IN14
in_ctrl[1] => Equal0.IN14
in_ctrl[2] => Equal1.IN13
in_ctrl[2] => Equal0.IN13
in_ctrl[3] => Equal1.IN12
in_ctrl[3] => Equal0.IN12
in_ctrl[4] => Equal1.IN11
in_ctrl[4] => Equal0.IN11
in_ctrl[5] => Equal1.IN10
in_ctrl[5] => Equal0.IN10
in_ctrl[6] => Equal1.IN9
in_ctrl[6] => Equal0.IN9
in_ctrl[7] => Equal1.IN8
in_ctrl[7] => Equal0.IN8
in_wr => wr_en.IN0
in_rdy <= <GND>
in_rd => table:table_Inst.in_rd
in_key[0] => table:table_Inst.in_key[0]
in_key[1] => table:table_Inst.in_key[1]
in_key[2] => table:table_Inst.in_key[2]
in_key[3] => table:table_Inst.in_key[3]
in_key[4] => table:table_Inst.in_key[4]
in_key[5] => table:table_Inst.in_key[5]
in_key[6] => table:table_Inst.in_key[6]
in_key[7] => table:table_Inst.in_key[7]
in_key[8] => table:table_Inst.in_key[8]
in_key[9] => table:table_Inst.in_key[9]
out_mac[0] <= table:table_Inst.out_mac[0]
out_mac[1] <= table:table_Inst.out_mac[1]
out_mac[2] <= table:table_Inst.out_mac[2]
out_mac[3] <= table:table_Inst.out_mac[3]
out_mac[4] <= table:table_Inst.out_mac[4]
out_mac[5] <= table:table_Inst.out_mac[5]
out_mac[6] <= table:table_Inst.out_mac[6]
out_mac[7] <= table:table_Inst.out_mac[7]
out_mac[8] <= table:table_Inst.out_mac[8]
out_mac[9] <= table:table_Inst.out_mac[9]
out_mac[10] <= table:table_Inst.out_mac[10]
out_mac[11] <= table:table_Inst.out_mac[11]
out_mac[12] <= table:table_Inst.out_mac[12]
out_mac[13] <= table:table_Inst.out_mac[13]
out_mac[14] <= table:table_Inst.out_mac[14]
out_mac[15] <= table:table_Inst.out_mac[15]
out_mac[16] <= table:table_Inst.out_mac[16]
out_mac[17] <= table:table_Inst.out_mac[17]
out_mac[18] <= table:table_Inst.out_mac[18]
out_mac[19] <= table:table_Inst.out_mac[19]
out_mac[20] <= table:table_Inst.out_mac[20]
out_mac[21] <= table:table_Inst.out_mac[21]
out_mac[22] <= table:table_Inst.out_mac[22]
out_mac[23] <= table:table_Inst.out_mac[23]
out_mac[24] <= table:table_Inst.out_mac[24]
out_mac[25] <= table:table_Inst.out_mac[25]
out_mac[26] <= table:table_Inst.out_mac[26]
out_mac[27] <= table:table_Inst.out_mac[27]
out_mac[28] <= table:table_Inst.out_mac[28]
out_mac[29] <= table:table_Inst.out_mac[29]
out_mac[30] <= table:table_Inst.out_mac[30]
out_mac[31] <= table:table_Inst.out_mac[31]
out_mac[32] <= table:table_Inst.out_mac[32]
out_mac[33] <= table:table_Inst.out_mac[33]
out_mac[34] <= table:table_Inst.out_mac[34]
out_mac[35] <= table:table_Inst.out_mac[35]
out_mac[36] <= table:table_Inst.out_mac[36]
out_mac[37] <= table:table_Inst.out_mac[37]
out_mac[38] <= table:table_Inst.out_mac[38]
out_mac[39] <= table:table_Inst.out_mac[39]
out_mac[40] <= table:table_Inst.out_mac[40]
out_mac[41] <= table:table_Inst.out_mac[41]
out_mac[42] <= table:table_Inst.out_mac[42]
out_mac[43] <= table:table_Inst.out_mac[43]
out_mac[44] <= table:table_Inst.out_mac[44]
out_mac[45] <= table:table_Inst.out_mac[45]
out_mac[46] <= table:table_Inst.out_mac[46]
out_mac[47] <= table:table_Inst.out_mac[47]
out_port[0] <= table:table_Inst.out_port[0]
out_port[1] <= table:table_Inst.out_port[1]
out_port[2] <= table:table_Inst.out_port[2]
out_port[3] <= table:table_Inst.out_port[3]
out_port[4] <= table:table_Inst.out_port[4]
out_port[5] <= table:table_Inst.out_port[5]
out_port[6] <= table:table_Inst.out_port[6]
out_port[7] <= table:table_Inst.out_port[7]
out_rd_rdy <= table:table_Inst.out_rd_rdy
out_rdy => ~NO_FANOUT~
en => wr_en.IN1
reset => table:table_Inst.reset
reset => mac_cnt[31].ENA
reset => mac_cnt[30].ENA
reset => mac_cnt[29].ENA
reset => mac_cnt[28].ENA
reset => mac_cnt[27].ENA
reset => mac_cnt[26].ENA
reset => mac_cnt[25].ENA
reset => mac_cnt[24].ENA
reset => mac_cnt[23].ENA
reset => mac_cnt[22].ENA
reset => mac_cnt[21].ENA
reset => mac_cnt[20].ENA
reset => mac_cnt[19].ENA
reset => mac_cnt[18].ENA
reset => mac_cnt[17].ENA
reset => mac_cnt[16].ENA
reset => mac_cnt[15].ENA
reset => mac_cnt[14].ENA
reset => mac_cnt[13].ENA
reset => mac_cnt[12].ENA
reset => mac_cnt[11].ENA
reset => mac_cnt[10].ENA
reset => mac_cnt[9].ENA
reset => mac_cnt[8].ENA
reset => mac_cnt[7].ENA
reset => mac_cnt[6].ENA
reset => mac_cnt[5].ENA
reset => mac_cnt[4].ENA
reset => mac_cnt[3].ENA
reset => mac_cnt[2].ENA
reset => mac_cnt[1].ENA
reset => mac_cnt[0].ENA
reset => mac[47].ENA
reset => mac[46].ENA
reset => mac[45].ENA
reset => mac[44].ENA
reset => mac[43].ENA
reset => mac[42].ENA
reset => mac[41].ENA
reset => mac[40].ENA
reset => mac[39].ENA
reset => mac[38].ENA
reset => mac[37].ENA
reset => mac[36].ENA
reset => mac[35].ENA
reset => mac[34].ENA
reset => mac[33].ENA
reset => mac[32].ENA
reset => mac[31].ENA
reset => mac[30].ENA
reset => mac[29].ENA
reset => mac[28].ENA
reset => mac[27].ENA
reset => mac[26].ENA
reset => mac[25].ENA
reset => mac[24].ENA
reset => mac[23].ENA
reset => mac[22].ENA
reset => mac[21].ENA
reset => mac[20].ENA
reset => mac[19].ENA
reset => mac[18].ENA
reset => mac[17].ENA
reset => mac[16].ENA
reset => mac[15].ENA
reset => mac[14].ENA
reset => mac[13].ENA
reset => mac[12].ENA
reset => mac[11].ENA
reset => mac[10].ENA
reset => mac[9].ENA
reset => mac[8].ENA
reset => mac[7].ENA
reset => mac[6].ENA
reset => mac[5].ENA
reset => mac[4].ENA
reset => mac[3].ENA
reset => mac[2].ENA
reset => mac[1].ENA
reset => mac[0].ENA
reset => mac_weight[7].ENA
reset => mac_weight[6].ENA
reset => mac_weight[5].ENA
reset => mac_weight[4].ENA
reset => mac_weight[3].ENA
reset => mac_weight[2].ENA
reset => mac_weight[1].ENA
reset => mac_weight[0].ENA
reset => mac_exit_port[7].ENA
reset => mac_exit_port[6].ENA
reset => mac_exit_port[5].ENA
reset => mac_exit_port[4].ENA
reset => mac_exit_port[3].ENA
reset => mac_exit_port[2].ENA
reset => mac_exit_port[1].ENA
reset => mac_exit_port[0].ENA
reset => mac_wr.ENA
reset => state~1.IN1
clk => mac_cnt[31].CLK
clk => mac_cnt[30].CLK
clk => mac_cnt[29].CLK
clk => mac_cnt[28].CLK
clk => mac_cnt[27].CLK
clk => mac_cnt[26].CLK
clk => mac_cnt[25].CLK
clk => mac_cnt[24].CLK
clk => mac_cnt[23].CLK
clk => mac_cnt[22].CLK
clk => mac_cnt[21].CLK
clk => mac_cnt[20].CLK
clk => mac_cnt[19].CLK
clk => mac_cnt[18].CLK
clk => mac_cnt[17].CLK
clk => mac_cnt[16].CLK
clk => mac_cnt[15].CLK
clk => mac_cnt[14].CLK
clk => mac_cnt[13].CLK
clk => mac_cnt[12].CLK
clk => mac_cnt[11].CLK
clk => mac_cnt[10].CLK
clk => mac_cnt[9].CLK
clk => mac_cnt[8].CLK
clk => mac_cnt[7].CLK
clk => mac_cnt[6].CLK
clk => mac_cnt[5].CLK
clk => mac_cnt[4].CLK
clk => mac_cnt[3].CLK
clk => mac_cnt[2].CLK
clk => mac_cnt[1].CLK
clk => mac_cnt[0].CLK
clk => mac[47].CLK
clk => mac[46].CLK
clk => mac[45].CLK
clk => mac[44].CLK
clk => mac[43].CLK
clk => mac[42].CLK
clk => mac[41].CLK
clk => mac[40].CLK
clk => mac[39].CLK
clk => mac[38].CLK
clk => mac[37].CLK
clk => mac[36].CLK
clk => mac[35].CLK
clk => mac[34].CLK
clk => mac[33].CLK
clk => mac[32].CLK
clk => mac[31].CLK
clk => mac[30].CLK
clk => mac[29].CLK
clk => mac[28].CLK
clk => mac[27].CLK
clk => mac[26].CLK
clk => mac[25].CLK
clk => mac[24].CLK
clk => mac[23].CLK
clk => mac[22].CLK
clk => mac[21].CLK
clk => mac[20].CLK
clk => mac[19].CLK
clk => mac[18].CLK
clk => mac[17].CLK
clk => mac[16].CLK
clk => mac[15].CLK
clk => mac[14].CLK
clk => mac[13].CLK
clk => mac[12].CLK
clk => mac[11].CLK
clk => mac[10].CLK
clk => mac[9].CLK
clk => mac[8].CLK
clk => mac[7].CLK
clk => mac[6].CLK
clk => mac[5].CLK
clk => mac[4].CLK
clk => mac[3].CLK
clk => mac[2].CLK
clk => mac[1].CLK
clk => mac[0].CLK
clk => mac_weight[7].CLK
clk => mac_weight[6].CLK
clk => mac_weight[5].CLK
clk => mac_weight[4].CLK
clk => mac_weight[3].CLK
clk => mac_weight[2].CLK
clk => mac_weight[1].CLK
clk => mac_weight[0].CLK
clk => mac_exit_port[7].CLK
clk => mac_exit_port[6].CLK
clk => mac_exit_port[5].CLK
clk => mac_exit_port[4].CLK
clk => mac_exit_port[3].CLK
clk => mac_exit_port[2].CLK
clk => mac_exit_port[1].CLK
clk => mac_exit_port[0].CLK
clk => mac_wr.CLK
clk => \process6:cnt[7].CLK
clk => \process6:cnt[6].CLK
clk => \process6:cnt[5].CLK
clk => \process6:cnt[4].CLK
clk => \process6:cnt[3].CLK
clk => \process6:cnt[2].CLK
clk => \process6:cnt[1].CLK
clk => \process6:cnt[0].CLK
clk => table:table_Inst.clk
clk => state~0.IN1


|LB|manager:inst|table:table_Inst
clk => mac_ram_table:ram_Inst.clk
clk => last[9].CLK
clk => last[8].CLK
clk => last[7].CLK
clk => last[6].CLK
clk => last[5].CLK
clk => last[4].CLK
clk => last[3].CLK
clk => last[2].CLK
clk => last[1].CLK
clk => last[0].CLK
clk => cnt[7].CLK
clk => cnt[6].CLK
clk => cnt[5].CLK
clk => cnt[4].CLK
clk => cnt[3].CLK
clk => cnt[2].CLK
clk => cnt[1].CLK
clk => cnt[0].CLK
clk => small_fifo:small_fifo_Inst.clk
clk => state~0.IN1
reset => mac_ram_table:ram_Inst.reset
reset => last[9].ACLR
reset => last[8].ACLR
reset => last[7].ACLR
reset => last[6].ACLR
reset => last[5].ACLR
reset => last[4].ACLR
reset => last[3].ACLR
reset => last[2].ACLR
reset => last[1].ACLR
reset => last[0].ACLR
reset => small_fifo:small_fifo_Inst.reset
reset => state~1.IN1
in_mac[0] => small_fifo:small_fifo_Inst.din[16]
in_mac[1] => small_fifo:small_fifo_Inst.din[17]
in_mac[2] => small_fifo:small_fifo_Inst.din[18]
in_mac[3] => small_fifo:small_fifo_Inst.din[19]
in_mac[4] => small_fifo:small_fifo_Inst.din[20]
in_mac[5] => small_fifo:small_fifo_Inst.din[21]
in_mac[6] => small_fifo:small_fifo_Inst.din[22]
in_mac[7] => small_fifo:small_fifo_Inst.din[23]
in_mac[8] => small_fifo:small_fifo_Inst.din[24]
in_mac[9] => small_fifo:small_fifo_Inst.din[25]
in_mac[10] => small_fifo:small_fifo_Inst.din[26]
in_mac[11] => small_fifo:small_fifo_Inst.din[27]
in_mac[12] => small_fifo:small_fifo_Inst.din[28]
in_mac[13] => small_fifo:small_fifo_Inst.din[29]
in_mac[14] => small_fifo:small_fifo_Inst.din[30]
in_mac[15] => small_fifo:small_fifo_Inst.din[31]
in_mac[16] => small_fifo:small_fifo_Inst.din[32]
in_mac[17] => small_fifo:small_fifo_Inst.din[33]
in_mac[18] => small_fifo:small_fifo_Inst.din[34]
in_mac[19] => small_fifo:small_fifo_Inst.din[35]
in_mac[20] => small_fifo:small_fifo_Inst.din[36]
in_mac[21] => small_fifo:small_fifo_Inst.din[37]
in_mac[22] => small_fifo:small_fifo_Inst.din[38]
in_mac[23] => small_fifo:small_fifo_Inst.din[39]
in_mac[24] => small_fifo:small_fifo_Inst.din[40]
in_mac[25] => small_fifo:small_fifo_Inst.din[41]
in_mac[26] => small_fifo:small_fifo_Inst.din[42]
in_mac[27] => small_fifo:small_fifo_Inst.din[43]
in_mac[28] => small_fifo:small_fifo_Inst.din[44]
in_mac[29] => small_fifo:small_fifo_Inst.din[45]
in_mac[30] => small_fifo:small_fifo_Inst.din[46]
in_mac[31] => small_fifo:small_fifo_Inst.din[47]
in_mac[32] => small_fifo:small_fifo_Inst.din[48]
in_mac[33] => small_fifo:small_fifo_Inst.din[49]
in_mac[34] => small_fifo:small_fifo_Inst.din[50]
in_mac[35] => small_fifo:small_fifo_Inst.din[51]
in_mac[36] => small_fifo:small_fifo_Inst.din[52]
in_mac[37] => small_fifo:small_fifo_Inst.din[53]
in_mac[38] => small_fifo:small_fifo_Inst.din[54]
in_mac[39] => small_fifo:small_fifo_Inst.din[55]
in_mac[40] => small_fifo:small_fifo_Inst.din[56]
in_mac[41] => small_fifo:small_fifo_Inst.din[57]
in_mac[42] => small_fifo:small_fifo_Inst.din[58]
in_mac[43] => small_fifo:small_fifo_Inst.din[59]
in_mac[44] => small_fifo:small_fifo_Inst.din[60]
in_mac[45] => small_fifo:small_fifo_Inst.din[61]
in_mac[46] => small_fifo:small_fifo_Inst.din[62]
in_mac[47] => small_fifo:small_fifo_Inst.din[63]
in_weight[0] => small_fifo:small_fifo_Inst.din[8]
in_weight[1] => small_fifo:small_fifo_Inst.din[9]
in_weight[2] => small_fifo:small_fifo_Inst.din[10]
in_weight[3] => small_fifo:small_fifo_Inst.din[11]
in_weight[4] => small_fifo:small_fifo_Inst.din[12]
in_weight[5] => small_fifo:small_fifo_Inst.din[13]
in_weight[6] => small_fifo:small_fifo_Inst.din[14]
in_weight[7] => small_fifo:small_fifo_Inst.din[15]
in_port[0] => small_fifo:small_fifo_Inst.din[0]
in_port[1] => small_fifo:small_fifo_Inst.din[1]
in_port[2] => small_fifo:small_fifo_Inst.din[2]
in_port[3] => small_fifo:small_fifo_Inst.din[3]
in_port[4] => small_fifo:small_fifo_Inst.din[4]
in_port[5] => small_fifo:small_fifo_Inst.din[5]
in_port[6] => small_fifo:small_fifo_Inst.din[6]
in_port[7] => small_fifo:small_fifo_Inst.din[7]
in_wr => small_fifo:small_fifo_Inst.wr_en
in_rd => mac_ram_table:ram_Inst.in_rd
in_key[0] => mac_ram_table:ram_Inst.in_key[0]
in_key[1] => mac_ram_table:ram_Inst.in_key[1]
in_key[2] => mac_ram_table:ram_Inst.in_key[2]
in_key[3] => mac_ram_table:ram_Inst.in_key[3]
in_key[4] => mac_ram_table:ram_Inst.in_key[4]
in_key[5] => mac_ram_table:ram_Inst.in_key[5]
in_key[6] => mac_ram_table:ram_Inst.in_key[6]
in_key[7] => mac_ram_table:ram_Inst.in_key[7]
in_key[8] => mac_ram_table:ram_Inst.in_key[8]
in_key[9] => mac_ram_table:ram_Inst.in_key[9]
out_mac[0] <= mac_ram_table:ram_Inst.out_mac[0]
out_mac[1] <= mac_ram_table:ram_Inst.out_mac[1]
out_mac[2] <= mac_ram_table:ram_Inst.out_mac[2]
out_mac[3] <= mac_ram_table:ram_Inst.out_mac[3]
out_mac[4] <= mac_ram_table:ram_Inst.out_mac[4]
out_mac[5] <= mac_ram_table:ram_Inst.out_mac[5]
out_mac[6] <= mac_ram_table:ram_Inst.out_mac[6]
out_mac[7] <= mac_ram_table:ram_Inst.out_mac[7]
out_mac[8] <= mac_ram_table:ram_Inst.out_mac[8]
out_mac[9] <= mac_ram_table:ram_Inst.out_mac[9]
out_mac[10] <= mac_ram_table:ram_Inst.out_mac[10]
out_mac[11] <= mac_ram_table:ram_Inst.out_mac[11]
out_mac[12] <= mac_ram_table:ram_Inst.out_mac[12]
out_mac[13] <= mac_ram_table:ram_Inst.out_mac[13]
out_mac[14] <= mac_ram_table:ram_Inst.out_mac[14]
out_mac[15] <= mac_ram_table:ram_Inst.out_mac[15]
out_mac[16] <= mac_ram_table:ram_Inst.out_mac[16]
out_mac[17] <= mac_ram_table:ram_Inst.out_mac[17]
out_mac[18] <= mac_ram_table:ram_Inst.out_mac[18]
out_mac[19] <= mac_ram_table:ram_Inst.out_mac[19]
out_mac[20] <= mac_ram_table:ram_Inst.out_mac[20]
out_mac[21] <= mac_ram_table:ram_Inst.out_mac[21]
out_mac[22] <= mac_ram_table:ram_Inst.out_mac[22]
out_mac[23] <= mac_ram_table:ram_Inst.out_mac[23]
out_mac[24] <= mac_ram_table:ram_Inst.out_mac[24]
out_mac[25] <= mac_ram_table:ram_Inst.out_mac[25]
out_mac[26] <= mac_ram_table:ram_Inst.out_mac[26]
out_mac[27] <= mac_ram_table:ram_Inst.out_mac[27]
out_mac[28] <= mac_ram_table:ram_Inst.out_mac[28]
out_mac[29] <= mac_ram_table:ram_Inst.out_mac[29]
out_mac[30] <= mac_ram_table:ram_Inst.out_mac[30]
out_mac[31] <= mac_ram_table:ram_Inst.out_mac[31]
out_mac[32] <= mac_ram_table:ram_Inst.out_mac[32]
out_mac[33] <= mac_ram_table:ram_Inst.out_mac[33]
out_mac[34] <= mac_ram_table:ram_Inst.out_mac[34]
out_mac[35] <= mac_ram_table:ram_Inst.out_mac[35]
out_mac[36] <= mac_ram_table:ram_Inst.out_mac[36]
out_mac[37] <= mac_ram_table:ram_Inst.out_mac[37]
out_mac[38] <= mac_ram_table:ram_Inst.out_mac[38]
out_mac[39] <= mac_ram_table:ram_Inst.out_mac[39]
out_mac[40] <= mac_ram_table:ram_Inst.out_mac[40]
out_mac[41] <= mac_ram_table:ram_Inst.out_mac[41]
out_mac[42] <= mac_ram_table:ram_Inst.out_mac[42]
out_mac[43] <= mac_ram_table:ram_Inst.out_mac[43]
out_mac[44] <= mac_ram_table:ram_Inst.out_mac[44]
out_mac[45] <= mac_ram_table:ram_Inst.out_mac[45]
out_mac[46] <= mac_ram_table:ram_Inst.out_mac[46]
out_mac[47] <= mac_ram_table:ram_Inst.out_mac[47]
out_port[0] <= mac_ram_table:ram_Inst.out_port[0]
out_port[1] <= mac_ram_table:ram_Inst.out_port[1]
out_port[2] <= mac_ram_table:ram_Inst.out_port[2]
out_port[3] <= mac_ram_table:ram_Inst.out_port[3]
out_port[4] <= mac_ram_table:ram_Inst.out_port[4]
out_port[5] <= mac_ram_table:ram_Inst.out_port[5]
out_port[6] <= mac_ram_table:ram_Inst.out_port[6]
out_port[7] <= mac_ram_table:ram_Inst.out_port[7]
out_rd_rdy <= mac_ram_table:ram_Inst.out_rd_rdy


|LB|manager:inst|table:table_Inst|small_fifo:small_fifo_Inst
din[0] => queue.data_a[0].DATAIN
din[0] => queue.DATAIN
din[1] => queue.data_a[1].DATAIN
din[1] => queue.DATAIN1
din[2] => queue.data_a[2].DATAIN
din[2] => queue.DATAIN2
din[3] => queue.data_a[3].DATAIN
din[3] => queue.DATAIN3
din[4] => queue.data_a[4].DATAIN
din[4] => queue.DATAIN4
din[5] => queue.data_a[5].DATAIN
din[5] => queue.DATAIN5
din[6] => queue.data_a[6].DATAIN
din[6] => queue.DATAIN6
din[7] => queue.data_a[7].DATAIN
din[7] => queue.DATAIN7
din[8] => queue.data_a[8].DATAIN
din[8] => queue.DATAIN8
din[9] => queue.data_a[9].DATAIN
din[9] => queue.DATAIN9
din[10] => queue.data_a[10].DATAIN
din[10] => queue.DATAIN10
din[11] => queue.data_a[11].DATAIN
din[11] => queue.DATAIN11
din[12] => queue.data_a[12].DATAIN
din[12] => queue.DATAIN12
din[13] => queue.data_a[13].DATAIN
din[13] => queue.DATAIN13
din[14] => queue.data_a[14].DATAIN
din[14] => queue.DATAIN14
din[15] => queue.data_a[15].DATAIN
din[15] => queue.DATAIN15
din[16] => queue.data_a[16].DATAIN
din[16] => queue.DATAIN16
din[17] => queue.data_a[17].DATAIN
din[17] => queue.DATAIN17
din[18] => queue.data_a[18].DATAIN
din[18] => queue.DATAIN18
din[19] => queue.data_a[19].DATAIN
din[19] => queue.DATAIN19
din[20] => queue.data_a[20].DATAIN
din[20] => queue.DATAIN20
din[21] => queue.data_a[21].DATAIN
din[21] => queue.DATAIN21
din[22] => queue.data_a[22].DATAIN
din[22] => queue.DATAIN22
din[23] => queue.data_a[23].DATAIN
din[23] => queue.DATAIN23
din[24] => queue.data_a[24].DATAIN
din[24] => queue.DATAIN24
din[25] => queue.data_a[25].DATAIN
din[25] => queue.DATAIN25
din[26] => queue.data_a[26].DATAIN
din[26] => queue.DATAIN26
din[27] => queue.data_a[27].DATAIN
din[27] => queue.DATAIN27
din[28] => queue.data_a[28].DATAIN
din[28] => queue.DATAIN28
din[29] => queue.data_a[29].DATAIN
din[29] => queue.DATAIN29
din[30] => queue.data_a[30].DATAIN
din[30] => queue.DATAIN30
din[31] => queue.data_a[31].DATAIN
din[31] => queue.DATAIN31
din[32] => queue.data_a[32].DATAIN
din[32] => queue.DATAIN32
din[33] => queue.data_a[33].DATAIN
din[33] => queue.DATAIN33
din[34] => queue.data_a[34].DATAIN
din[34] => queue.DATAIN34
din[35] => queue.data_a[35].DATAIN
din[35] => queue.DATAIN35
din[36] => queue.data_a[36].DATAIN
din[36] => queue.DATAIN36
din[37] => queue.data_a[37].DATAIN
din[37] => queue.DATAIN37
din[38] => queue.data_a[38].DATAIN
din[38] => queue.DATAIN38
din[39] => queue.data_a[39].DATAIN
din[39] => queue.DATAIN39
din[40] => queue.data_a[40].DATAIN
din[40] => queue.DATAIN40
din[41] => queue.data_a[41].DATAIN
din[41] => queue.DATAIN41
din[42] => queue.data_a[42].DATAIN
din[42] => queue.DATAIN42
din[43] => queue.data_a[43].DATAIN
din[43] => queue.DATAIN43
din[44] => queue.data_a[44].DATAIN
din[44] => queue.DATAIN44
din[45] => queue.data_a[45].DATAIN
din[45] => queue.DATAIN45
din[46] => queue.data_a[46].DATAIN
din[46] => queue.DATAIN46
din[47] => queue.data_a[47].DATAIN
din[47] => queue.DATAIN47
din[48] => queue.data_a[48].DATAIN
din[48] => queue.DATAIN48
din[49] => queue.data_a[49].DATAIN
din[49] => queue.DATAIN49
din[50] => queue.data_a[50].DATAIN
din[50] => queue.DATAIN50
din[51] => queue.data_a[51].DATAIN
din[51] => queue.DATAIN51
din[52] => queue.data_a[52].DATAIN
din[52] => queue.DATAIN52
din[53] => queue.data_a[53].DATAIN
din[53] => queue.DATAIN53
din[54] => queue.data_a[54].DATAIN
din[54] => queue.DATAIN54
din[55] => queue.data_a[55].DATAIN
din[55] => queue.DATAIN55
din[56] => queue.data_a[56].DATAIN
din[56] => queue.DATAIN56
din[57] => queue.data_a[57].DATAIN
din[57] => queue.DATAIN57
din[58] => queue.data_a[58].DATAIN
din[58] => queue.DATAIN58
din[59] => queue.data_a[59].DATAIN
din[59] => queue.DATAIN59
din[60] => queue.data_a[60].DATAIN
din[60] => queue.DATAIN60
din[61] => queue.data_a[61].DATAIN
din[61] => queue.DATAIN61
din[62] => queue.data_a[62].DATAIN
din[62] => queue.DATAIN62
din[63] => queue.data_a[63].DATAIN
din[63] => queue.DATAIN63
wr_en => always0~0.DATAIN
wr_en => always1~0.IN0
wr_en => wr_ptr~7.OUTPUTSELECT
wr_en => wr_ptr~6.OUTPUTSELECT
wr_en => wr_ptr~5.OUTPUTSELECT
wr_en => wr_ptr~4.OUTPUTSELECT
wr_en => wr_ptr~3.OUTPUTSELECT
wr_en => wr_ptr~2.OUTPUTSELECT
wr_en => wr_ptr~1.OUTPUTSELECT
wr_en => wr_ptr~0.OUTPUTSELECT
wr_en => always1~1.IN0
wr_en => queue.WE
rd_en => always1~1.IN1
rd_en => rd_ptr~7.OUTPUTSELECT
rd_en => rd_ptr~6.OUTPUTSELECT
rd_en => rd_ptr~5.OUTPUTSELECT
rd_en => rd_ptr~4.OUTPUTSELECT
rd_en => rd_ptr~3.OUTPUTSELECT
rd_en => rd_ptr~2.OUTPUTSELECT
rd_en => rd_ptr~1.OUTPUTSELECT
rd_en => rd_ptr~0.OUTPUTSELECT
rd_en => always1~0.IN1
rd_en => dout[0]~reg0.ENA
rd_en => dout[1]~reg0.ENA
rd_en => dout[2]~reg0.ENA
rd_en => dout[3]~reg0.ENA
rd_en => dout[4]~reg0.ENA
rd_en => dout[5]~reg0.ENA
rd_en => dout[6]~reg0.ENA
rd_en => dout[7]~reg0.ENA
rd_en => dout[8]~reg0.ENA
rd_en => dout[9]~reg0.ENA
rd_en => dout[10]~reg0.ENA
rd_en => dout[11]~reg0.ENA
rd_en => dout[12]~reg0.ENA
rd_en => dout[13]~reg0.ENA
rd_en => dout[14]~reg0.ENA
rd_en => dout[15]~reg0.ENA
rd_en => dout[16]~reg0.ENA
rd_en => dout[17]~reg0.ENA
rd_en => dout[18]~reg0.ENA
rd_en => dout[19]~reg0.ENA
rd_en => dout[20]~reg0.ENA
rd_en => dout[21]~reg0.ENA
rd_en => dout[22]~reg0.ENA
rd_en => dout[23]~reg0.ENA
rd_en => dout[24]~reg0.ENA
rd_en => dout[25]~reg0.ENA
rd_en => dout[26]~reg0.ENA
rd_en => dout[27]~reg0.ENA
rd_en => dout[28]~reg0.ENA
rd_en => dout[29]~reg0.ENA
rd_en => dout[30]~reg0.ENA
rd_en => dout[31]~reg0.ENA
rd_en => dout[32]~reg0.ENA
rd_en => dout[33]~reg0.ENA
rd_en => dout[34]~reg0.ENA
rd_en => dout[35]~reg0.ENA
rd_en => dout[36]~reg0.ENA
rd_en => dout[37]~reg0.ENA
rd_en => dout[38]~reg0.ENA
rd_en => dout[39]~reg0.ENA
rd_en => dout[40]~reg0.ENA
rd_en => dout[41]~reg0.ENA
rd_en => dout[42]~reg0.ENA
rd_en => dout[43]~reg0.ENA
rd_en => dout[44]~reg0.ENA
rd_en => dout[45]~reg0.ENA
rd_en => dout[46]~reg0.ENA
rd_en => dout[47]~reg0.ENA
rd_en => dout[48]~reg0.ENA
rd_en => dout[49]~reg0.ENA
rd_en => dout[50]~reg0.ENA
rd_en => dout[51]~reg0.ENA
rd_en => dout[52]~reg0.ENA
rd_en => dout[53]~reg0.ENA
rd_en => dout[54]~reg0.ENA
rd_en => dout[55]~reg0.ENA
rd_en => dout[56]~reg0.ENA
rd_en => dout[57]~reg0.ENA
rd_en => dout[58]~reg0.ENA
rd_en => dout[59]~reg0.ENA
rd_en => dout[60]~reg0.ENA
rd_en => dout[61]~reg0.ENA
rd_en => dout[62]~reg0.ENA
rd_en => dout[63]~reg0.ENA
dout[0] <= dout[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[1] <= dout[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[2] <= dout[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[3] <= dout[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[4] <= dout[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[5] <= dout[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[6] <= dout[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[7] <= dout[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[8] <= dout[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[9] <= dout[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[10] <= dout[10]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[11] <= dout[11]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[12] <= dout[12]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[13] <= dout[13]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[14] <= dout[14]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[15] <= dout[15]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[16] <= dout[16]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[17] <= dout[17]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[18] <= dout[18]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[19] <= dout[19]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[20] <= dout[20]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[21] <= dout[21]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[22] <= dout[22]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[23] <= dout[23]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[24] <= dout[24]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[25] <= dout[25]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[26] <= dout[26]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[27] <= dout[27]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[28] <= dout[28]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[29] <= dout[29]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[30] <= dout[30]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[31] <= dout[31]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[32] <= dout[32]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[33] <= dout[33]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[34] <= dout[34]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[35] <= dout[35]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[36] <= dout[36]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[37] <= dout[37]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[38] <= dout[38]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[39] <= dout[39]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[40] <= dout[40]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[41] <= dout[41]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[42] <= dout[42]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[43] <= dout[43]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[44] <= dout[44]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[45] <= dout[45]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[46] <= dout[46]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[47] <= dout[47]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[48] <= dout[48]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[49] <= dout[49]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[50] <= dout[50]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[51] <= dout[51]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[52] <= dout[52]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[53] <= dout[53]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[54] <= dout[54]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[55] <= dout[55]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[56] <= dout[56]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[57] <= dout[57]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[58] <= dout[58]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[59] <= dout[59]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[60] <= dout[60]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[61] <= dout[61]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[62] <= dout[62]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[63] <= dout[63]~reg0.DB_MAX_OUTPUT_PORT_TYPE
full <= Equal0.DB_MAX_OUTPUT_PORT_TYPE
nearly_full <= LessThan0.DB_MAX_OUTPUT_PORT_TYPE
empty <= Equal1.DB_MAX_OUTPUT_PORT_TYPE
reset => depth~26.OUTPUTSELECT
reset => depth~25.OUTPUTSELECT
reset => depth~24.OUTPUTSELECT
reset => depth~23.OUTPUTSELECT
reset => depth~22.OUTPUTSELECT
reset => depth~21.OUTPUTSELECT
reset => depth~20.OUTPUTSELECT
reset => depth~19.OUTPUTSELECT
reset => depth~18.OUTPUTSELECT
reset => wr_ptr~15.OUTPUTSELECT
reset => wr_ptr~14.OUTPUTSELECT
reset => wr_ptr~13.OUTPUTSELECT
reset => wr_ptr~12.OUTPUTSELECT
reset => wr_ptr~11.OUTPUTSELECT
reset => wr_ptr~10.OUTPUTSELECT
reset => wr_ptr~9.OUTPUTSELECT
reset => wr_ptr~8.OUTPUTSELECT
reset => rd_ptr~15.OUTPUTSELECT
reset => rd_ptr~14.OUTPUTSELECT
reset => rd_ptr~13.OUTPUTSELECT
reset => rd_ptr~12.OUTPUTSELECT
reset => rd_ptr~11.OUTPUTSELECT
reset => rd_ptr~10.OUTPUTSELECT
reset => rd_ptr~9.OUTPUTSELECT
reset => rd_ptr~8.OUTPUTSELECT
clk => dout[63]~reg0.CLK
clk => dout[62]~reg0.CLK
clk => dout[61]~reg0.CLK
clk => dout[60]~reg0.CLK
clk => dout[59]~reg0.CLK
clk => dout[58]~reg0.CLK
clk => dout[57]~reg0.CLK
clk => dout[56]~reg0.CLK
clk => dout[55]~reg0.CLK
clk => dout[54]~reg0.CLK
clk => dout[53]~reg0.CLK
clk => dout[52]~reg0.CLK
clk => dout[51]~reg0.CLK
clk => dout[50]~reg0.CLK
clk => dout[49]~reg0.CLK
clk => dout[48]~reg0.CLK
clk => dout[47]~reg0.CLK
clk => dout[46]~reg0.CLK
clk => dout[45]~reg0.CLK
clk => dout[44]~reg0.CLK
clk => dout[43]~reg0.CLK
clk => dout[42]~reg0.CLK
clk => dout[41]~reg0.CLK
clk => dout[40]~reg0.CLK
clk => dout[39]~reg0.CLK
clk => dout[38]~reg0.CLK
clk => dout[37]~reg0.CLK
clk => dout[36]~reg0.CLK
clk => dout[35]~reg0.CLK
clk => dout[34]~reg0.CLK
clk => dout[33]~reg0.CLK
clk => dout[32]~reg0.CLK
clk => dout[31]~reg0.CLK
clk => dout[30]~reg0.CLK
clk => dout[29]~reg0.CLK
clk => dout[28]~reg0.CLK
clk => dout[27]~reg0.CLK
clk => dout[26]~reg0.CLK
clk => dout[25]~reg0.CLK
clk => dout[24]~reg0.CLK
clk => dout[23]~reg0.CLK
clk => dout[22]~reg0.CLK
clk => dout[21]~reg0.CLK
clk => dout[20]~reg0.CLK
clk => dout[19]~reg0.CLK
clk => dout[18]~reg0.CLK
clk => dout[17]~reg0.CLK
clk => dout[16]~reg0.CLK
clk => dout[15]~reg0.CLK
clk => dout[14]~reg0.CLK
clk => dout[13]~reg0.CLK
clk => dout[12]~reg0.CLK
clk => dout[11]~reg0.CLK
clk => dout[10]~reg0.CLK
clk => dout[9]~reg0.CLK
clk => dout[8]~reg0.CLK
clk => dout[7]~reg0.CLK
clk => dout[6]~reg0.CLK
clk => dout[5]~reg0.CLK
clk => dout[4]~reg0.CLK
clk => dout[3]~reg0.CLK
clk => dout[2]~reg0.CLK
clk => dout[1]~reg0.CLK
clk => dout[0]~reg0.CLK
clk => rd_ptr[7].CLK
clk => rd_ptr[6].CLK
clk => rd_ptr[5].CLK
clk => rd_ptr[4].CLK
clk => rd_ptr[3].CLK
clk => rd_ptr[2].CLK
clk => rd_ptr[1].CLK
clk => rd_ptr[0].CLK
clk => wr_ptr[7].CLK
clk => wr_ptr[6].CLK
clk => wr_ptr[5].CLK
clk => wr_ptr[4].CLK
clk => wr_ptr[3].CLK
clk => wr_ptr[2].CLK
clk => wr_ptr[1].CLK
clk => wr_ptr[0].CLK
clk => depth[8].CLK
clk => depth[7].CLK
clk => depth[6].CLK
clk => depth[5].CLK
clk => depth[4].CLK
clk => depth[3].CLK
clk => depth[2].CLK
clk => depth[1].CLK
clk => depth[0].CLK
clk => queue.data_a[0].CLK
clk => queue.data_a[1].CLK
clk => queue.data_a[2].CLK
clk => queue.data_a[3].CLK
clk => queue.data_a[4].CLK
clk => queue.data_a[5].CLK
clk => queue.data_a[6].CLK
clk => queue.data_a[7].CLK
clk => queue.data_a[8].CLK
clk => queue.data_a[9].CLK
clk => queue.data_a[10].CLK
clk => queue.data_a[11].CLK
clk => queue.data_a[12].CLK
clk => queue.data_a[13].CLK
clk => queue.data_a[14].CLK
clk => queue.data_a[15].CLK
clk => queue.data_a[16].CLK
clk => queue.data_a[17].CLK
clk => queue.data_a[18].CLK
clk => queue.data_a[19].CLK
clk => queue.data_a[20].CLK
clk => queue.data_a[21].CLK
clk => queue.data_a[22].CLK
clk => queue.data_a[23].CLK
clk => queue.data_a[24].CLK
clk => queue.data_a[25].CLK
clk => queue.data_a[26].CLK
clk => queue.data_a[27].CLK
clk => queue.data_a[28].CLK
clk => queue.data_a[29].CLK
clk => queue.data_a[30].CLK
clk => queue.data_a[31].CLK
clk => queue.data_a[32].CLK
clk => queue.data_a[33].CLK
clk => queue.data_a[34].CLK
clk => queue.data_a[35].CLK
clk => queue.data_a[36].CLK
clk => queue.data_a[37].CLK
clk => queue.data_a[38].CLK
clk => queue.data_a[39].CLK
clk => queue.data_a[40].CLK
clk => queue.data_a[41].CLK
clk => queue.data_a[42].CLK
clk => queue.data_a[43].CLK
clk => queue.data_a[44].CLK
clk => queue.data_a[45].CLK
clk => queue.data_a[46].CLK
clk => queue.data_a[47].CLK
clk => queue.data_a[48].CLK
clk => queue.data_a[49].CLK
clk => queue.data_a[50].CLK
clk => queue.data_a[51].CLK
clk => queue.data_a[52].CLK
clk => queue.data_a[53].CLK
clk => queue.data_a[54].CLK
clk => queue.data_a[55].CLK
clk => queue.data_a[56].CLK
clk => queue.data_a[57].CLK
clk => queue.data_a[58].CLK
clk => queue.data_a[59].CLK
clk => queue.data_a[60].CLK
clk => queue.data_a[61].CLK
clk => queue.data_a[62].CLK
clk => queue.data_a[63].CLK
clk => queue.waddr_a[0].CLK
clk => queue.waddr_a[1].CLK
clk => queue.waddr_a[2].CLK
clk => queue.waddr_a[3].CLK
clk => queue.waddr_a[4].CLK
clk => queue.waddr_a[5].CLK
clk => queue.waddr_a[6].CLK
clk => queue.waddr_a[7].CLK
clk => always0~0.CLK
clk => queue.CLK0


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst
clk => valid_address:valid_address_Inst.clk
clk => ram_256x48:Aging_Valid_256x48_Inst.clk
clk => small_fifo:time_command_Inst.clk
clk => small_fifo:WRITE_command_Inst.clk
clk => ram_256x48:ram_256x48_Inst.clk
clk => ram_256x48:ram_256x48_search_Inst.clk
clk => in_mac_no_prt_i[55].CLK
clk => in_mac_no_prt_i[54].CLK
clk => in_mac_no_prt_i[53].CLK
clk => in_mac_no_prt_i[52].CLK
clk => in_mac_no_prt_i[51].CLK
clk => in_mac_no_prt_i[50].CLK
clk => in_mac_no_prt_i[49].CLK
clk => in_mac_no_prt_i[48].CLK
clk => in_mac_no_prt_i[47].CLK
clk => in_mac_no_prt_i[46].CLK
clk => in_mac_no_prt_i[45].CLK
clk => in_mac_no_prt_i[44].CLK
clk => in_mac_no_prt_i[43].CLK
clk => in_mac_no_prt_i[42].CLK
clk => in_mac_no_prt_i[41].CLK
clk => in_mac_no_prt_i[40].CLK
clk => in_mac_no_prt_i[39].CLK
clk => in_mac_no_prt_i[38].CLK
clk => in_mac_no_prt_i[37].CLK
clk => in_mac_no_prt_i[36].CLK
clk => in_mac_no_prt_i[35].CLK
clk => in_mac_no_prt_i[34].CLK
clk => in_mac_no_prt_i[33].CLK
clk => in_mac_no_prt_i[32].CLK
clk => in_mac_no_prt_i[31].CLK
clk => in_mac_no_prt_i[30].CLK
clk => in_mac_no_prt_i[29].CLK
clk => in_mac_no_prt_i[28].CLK
clk => in_mac_no_prt_i[27].CLK
clk => in_mac_no_prt_i[26].CLK
clk => in_mac_no_prt_i[25].CLK
clk => in_mac_no_prt_i[24].CLK
clk => in_mac_no_prt_i[23].CLK
clk => in_mac_no_prt_i[22].CLK
clk => in_mac_no_prt_i[21].CLK
clk => in_mac_no_prt_i[20].CLK
clk => in_mac_no_prt_i[19].CLK
clk => in_mac_no_prt_i[18].CLK
clk => in_mac_no_prt_i[17].CLK
clk => in_mac_no_prt_i[16].CLK
clk => in_mac_no_prt_i[15].CLK
clk => in_mac_no_prt_i[14].CLK
clk => in_mac_no_prt_i[13].CLK
clk => in_mac_no_prt_i[12].CLK
clk => in_mac_no_prt_i[11].CLK
clk => in_mac_no_prt_i[10].CLK
clk => in_mac_no_prt_i[9].CLK
clk => in_mac_no_prt_i[8].CLK
clk => in_mac_no_prt_i[7].CLK
clk => in_mac_no_prt_i[6].CLK
clk => in_mac_no_prt_i[5].CLK
clk => in_mac_no_prt_i[4].CLK
clk => in_mac_no_prt_i[3].CLK
clk => in_mac_no_prt_i[2].CLK
clk => in_mac_no_prt_i[1].CLK
clk => in_mac_no_prt_i[0].CLK
clk => match_address[9]~reg0.CLK
clk => match_address[8]~reg0.CLK
clk => match_address[7]~reg0.CLK
clk => match_address[6]~reg0.CLK
clk => match_address[5]~reg0.CLK
clk => match_address[4]~reg0.CLK
clk => match_address[3]~reg0.CLK
clk => match_address[2]~reg0.CLK
clk => match_address[1]~reg0.CLK
clk => match_address[0]~reg0.CLK
clk => match~reg0.CLK
clk => unmatch~reg0.CLK
clk => cnt1[9].CLK
clk => cnt1[8].CLK
clk => cnt1[7].CLK
clk => cnt1[6].CLK
clk => cnt1[5].CLK
clk => cnt1[4].CLK
clk => cnt1[3].CLK
clk => cnt1[2].CLK
clk => cnt1[1].CLK
clk => cnt1[0].CLK
clk => out_rd_rdy_i.CLK
clk => out_rd_rdy~reg0.CLK
clk => \process7:cnt1[9].CLK
clk => \process7:cnt1[8].CLK
clk => \process7:cnt1[7].CLK
clk => \process7:cnt1[6].CLK
clk => \process7:cnt1[5].CLK
clk => \process7:cnt1[4].CLK
clk => \process7:cnt1[3].CLK
clk => \process7:cnt1[2].CLK
clk => \process7:cnt1[1].CLK
clk => \process7:cnt1[0].CLK
clk => Aging_Timer:Aging_Timer_Inst.clk
clk => state~0.IN1
clk => state_search~0.IN1
reset => valid_address:valid_address_Inst.reset
reset => small_fifo:time_command_Inst.reset
reset => small_fifo:WRITE_command_Inst.reset
reset => Aging_Timer:Aging_Timer_Inst.reset
reset => cnt1~49.OUTPUTSELECT
reset => cnt1~48.OUTPUTSELECT
reset => cnt1~47.OUTPUTSELECT
reset => cnt1~46.OUTPUTSELECT
reset => cnt1~45.OUTPUTSELECT
reset => cnt1~44.OUTPUTSELECT
reset => cnt1~43.OUTPUTSELECT
reset => cnt1~42.OUTPUTSELECT
reset => cnt1~41.OUTPUTSELECT
reset => cnt1~40.OUTPUTSELECT
reset => cnt1~19.OUTPUTSELECT
reset => cnt1~18.OUTPUTSELECT
reset => cnt1~17.OUTPUTSELECT
reset => cnt1~16.OUTPUTSELECT
reset => cnt1~15.OUTPUTSELECT
reset => cnt1~14.OUTPUTSELECT
reset => cnt1~13.OUTPUTSELECT
reset => cnt1~12.OUTPUTSELECT
reset => cnt1~11.OUTPUTSELECT
reset => cnt1~10.OUTPUTSELECT
reset => in_mac_no_prt_i[55].ENA
reset => in_mac_no_prt_i[54].ENA
reset => in_mac_no_prt_i[53].ENA
reset => in_mac_no_prt_i[52].ENA
reset => in_mac_no_prt_i[51].ENA
reset => in_mac_no_prt_i[50].ENA
reset => in_mac_no_prt_i[49].ENA
reset => in_mac_no_prt_i[48].ENA
reset => in_mac_no_prt_i[47].ENA
reset => in_mac_no_prt_i[46].ENA
reset => in_mac_no_prt_i[45].ENA
reset => in_mac_no_prt_i[44].ENA
reset => in_mac_no_prt_i[43].ENA
reset => in_mac_no_prt_i[42].ENA
reset => in_mac_no_prt_i[41].ENA
reset => in_mac_no_prt_i[40].ENA
reset => in_mac_no_prt_i[39].ENA
reset => in_mac_no_prt_i[38].ENA
reset => in_mac_no_prt_i[37].ENA
reset => in_mac_no_prt_i[36].ENA
reset => in_mac_no_prt_i[35].ENA
reset => in_mac_no_prt_i[34].ENA
reset => in_mac_no_prt_i[33].ENA
reset => in_mac_no_prt_i[32].ENA
reset => in_mac_no_prt_i[31].ENA
reset => in_mac_no_prt_i[30].ENA
reset => in_mac_no_prt_i[29].ENA
reset => in_mac_no_prt_i[28].ENA
reset => in_mac_no_prt_i[27].ENA
reset => in_mac_no_prt_i[26].ENA
reset => in_mac_no_prt_i[25].ENA
reset => in_mac_no_prt_i[24].ENA
reset => in_mac_no_prt_i[23].ENA
reset => in_mac_no_prt_i[22].ENA
reset => in_mac_no_prt_i[21].ENA
reset => in_mac_no_prt_i[20].ENA
reset => in_mac_no_prt_i[19].ENA
reset => in_mac_no_prt_i[18].ENA
reset => in_mac_no_prt_i[17].ENA
reset => in_mac_no_prt_i[16].ENA
reset => in_mac_no_prt_i[15].ENA
reset => in_mac_no_prt_i[14].ENA
reset => in_mac_no_prt_i[13].ENA
reset => in_mac_no_prt_i[12].ENA
reset => in_mac_no_prt_i[11].ENA
reset => in_mac_no_prt_i[10].ENA
reset => in_mac_no_prt_i[9].ENA
reset => in_mac_no_prt_i[8].ENA
reset => in_mac_no_prt_i[7].ENA
reset => in_mac_no_prt_i[6].ENA
reset => in_mac_no_prt_i[5].ENA
reset => in_mac_no_prt_i[4].ENA
reset => in_mac_no_prt_i[3].ENA
reset => in_mac_no_prt_i[2].ENA
reset => in_mac_no_prt_i[1].ENA
reset => in_mac_no_prt_i[0].ENA
reset => match_address[9]~reg0.ENA
reset => match_address[8]~reg0.ENA
reset => match_address[7]~reg0.ENA
reset => match_address[6]~reg0.ENA
reset => match_address[5]~reg0.ENA
reset => match_address[4]~reg0.ENA
reset => match_address[3]~reg0.ENA
reset => match_address[2]~reg0.ENA
reset => match_address[1]~reg0.ENA
reset => match_address[0]~reg0.ENA
reset => out_rd_rdy_i.ENA
reset => out_rd_rdy~reg0.ENA
reset => state~1.IN1
reset => state_search~1.IN1
in_mac_no_prt[0] => ram_256x48:ram_256x48_Inst.data[0]
in_mac_no_prt[1] => ram_256x48:ram_256x48_Inst.data[1]
in_mac_no_prt[2] => ram_256x48:ram_256x48_Inst.data[2]
in_mac_no_prt[3] => ram_256x48:ram_256x48_Inst.data[3]
in_mac_no_prt[4] => ram_256x48:ram_256x48_Inst.data[4]
in_mac_no_prt[5] => ram_256x48:ram_256x48_Inst.data[5]
in_mac_no_prt[6] => ram_256x48:ram_256x48_Inst.data[6]
in_mac_no_prt[7] => ram_256x48:ram_256x48_Inst.data[7]
in_mac_no_prt[8] => ram_256x48:ram_256x48_search_Inst.data[0]
in_mac_no_prt[8] => in_mac_no_prt_i~55.DATAB
in_mac_no_prt[9] => ram_256x48:ram_256x48_search_Inst.data[1]
in_mac_no_prt[9] => in_mac_no_prt_i~54.DATAB
in_mac_no_prt[10] => ram_256x48:ram_256x48_search_Inst.data[2]
in_mac_no_prt[10] => in_mac_no_prt_i~53.DATAB
in_mac_no_prt[11] => ram_256x48:ram_256x48_search_Inst.data[3]
in_mac_no_prt[11] => in_mac_no_prt_i~52.DATAB
in_mac_no_prt[12] => ram_256x48:ram_256x48_search_Inst.data[4]
in_mac_no_prt[12] => in_mac_no_prt_i~51.DATAB
in_mac_no_prt[13] => ram_256x48:ram_256x48_search_Inst.data[5]
in_mac_no_prt[13] => in_mac_no_prt_i~50.DATAB
in_mac_no_prt[14] => ram_256x48:ram_256x48_search_Inst.data[6]
in_mac_no_prt[14] => in_mac_no_prt_i~49.DATAB
in_mac_no_prt[15] => ram_256x48:ram_256x48_search_Inst.data[7]
in_mac_no_prt[15] => in_mac_no_prt_i~48.DATAB
in_mac_no_prt[16] => ram_256x48:ram_256x48_Inst.data[8]
in_mac_no_prt[16] => ram_256x48:ram_256x48_search_Inst.data[8]
in_mac_no_prt[16] => in_mac_no_prt_i~47.DATAB
in_mac_no_prt[17] => ram_256x48:ram_256x48_Inst.data[9]
in_mac_no_prt[17] => ram_256x48:ram_256x48_search_Inst.data[9]
in_mac_no_prt[17] => in_mac_no_prt_i~46.DATAB
in_mac_no_prt[18] => ram_256x48:ram_256x48_Inst.data[10]
in_mac_no_prt[18] => ram_256x48:ram_256x48_search_Inst.data[10]
in_mac_no_prt[18] => in_mac_no_prt_i~45.DATAB
in_mac_no_prt[19] => ram_256x48:ram_256x48_Inst.data[11]
in_mac_no_prt[19] => ram_256x48:ram_256x48_search_Inst.data[11]
in_mac_no_prt[19] => in_mac_no_prt_i~44.DATAB
in_mac_no_prt[20] => ram_256x48:ram_256x48_Inst.data[12]
in_mac_no_prt[20] => ram_256x48:ram_256x48_search_Inst.data[12]
in_mac_no_prt[20] => in_mac_no_prt_i~43.DATAB
in_mac_no_prt[21] => ram_256x48:ram_256x48_Inst.data[13]
in_mac_no_prt[21] => ram_256x48:ram_256x48_search_Inst.data[13]
in_mac_no_prt[21] => in_mac_no_prt_i~42.DATAB
in_mac_no_prt[22] => ram_256x48:ram_256x48_Inst.data[14]
in_mac_no_prt[22] => ram_256x48:ram_256x48_search_Inst.data[14]
in_mac_no_prt[22] => in_mac_no_prt_i~41.DATAB
in_mac_no_prt[23] => ram_256x48:ram_256x48_Inst.data[15]
in_mac_no_prt[23] => ram_256x48:ram_256x48_search_Inst.data[15]
in_mac_no_prt[23] => in_mac_no_prt_i~40.DATAB
in_mac_no_prt[24] => ram_256x48:ram_256x48_Inst.data[16]
in_mac_no_prt[24] => ram_256x48:ram_256x48_search_Inst.data[16]
in_mac_no_prt[24] => in_mac_no_prt_i~39.DATAB
in_mac_no_prt[25] => ram_256x48:ram_256x48_Inst.data[17]
in_mac_no_prt[25] => ram_256x48:ram_256x48_search_Inst.data[17]
in_mac_no_prt[25] => in_mac_no_prt_i~38.DATAB
in_mac_no_prt[26] => ram_256x48:ram_256x48_Inst.data[18]
in_mac_no_prt[26] => ram_256x48:ram_256x48_search_Inst.data[18]
in_mac_no_prt[26] => in_mac_no_prt_i~37.DATAB
in_mac_no_prt[27] => ram_256x48:ram_256x48_Inst.data[19]
in_mac_no_prt[27] => ram_256x48:ram_256x48_search_Inst.data[19]
in_mac_no_prt[27] => in_mac_no_prt_i~36.DATAB
in_mac_no_prt[28] => ram_256x48:ram_256x48_Inst.data[20]
in_mac_no_prt[28] => ram_256x48:ram_256x48_search_Inst.data[20]
in_mac_no_prt[28] => in_mac_no_prt_i~35.DATAB
in_mac_no_prt[29] => ram_256x48:ram_256x48_Inst.data[21]
in_mac_no_prt[29] => ram_256x48:ram_256x48_search_Inst.data[21]
in_mac_no_prt[29] => in_mac_no_prt_i~34.DATAB
in_mac_no_prt[30] => ram_256x48:ram_256x48_Inst.data[22]
in_mac_no_prt[30] => ram_256x48:ram_256x48_search_Inst.data[22]
in_mac_no_prt[30] => in_mac_no_prt_i~33.DATAB
in_mac_no_prt[31] => ram_256x48:ram_256x48_Inst.data[23]
in_mac_no_prt[31] => ram_256x48:ram_256x48_search_Inst.data[23]
in_mac_no_prt[31] => in_mac_no_prt_i~32.DATAB
in_mac_no_prt[32] => ram_256x48:ram_256x48_Inst.data[24]
in_mac_no_prt[32] => ram_256x48:ram_256x48_search_Inst.data[24]
in_mac_no_prt[32] => in_mac_no_prt_i~31.DATAB
in_mac_no_prt[33] => ram_256x48:ram_256x48_Inst.data[25]
in_mac_no_prt[33] => ram_256x48:ram_256x48_search_Inst.data[25]
in_mac_no_prt[33] => in_mac_no_prt_i~30.DATAB
in_mac_no_prt[34] => ram_256x48:ram_256x48_Inst.data[26]
in_mac_no_prt[34] => ram_256x48:ram_256x48_search_Inst.data[26]
in_mac_no_prt[34] => in_mac_no_prt_i~29.DATAB
in_mac_no_prt[35] => ram_256x48:ram_256x48_Inst.data[27]
in_mac_no_prt[35] => ram_256x48:ram_256x48_search_Inst.data[27]
in_mac_no_prt[35] => in_mac_no_prt_i~28.DATAB
in_mac_no_prt[36] => ram_256x48:ram_256x48_Inst.data[28]
in_mac_no_prt[36] => ram_256x48:ram_256x48_search_Inst.data[28]
in_mac_no_prt[36] => in_mac_no_prt_i~27.DATAB
in_mac_no_prt[37] => ram_256x48:ram_256x48_Inst.data[29]
in_mac_no_prt[37] => ram_256x48:ram_256x48_search_Inst.data[29]
in_mac_no_prt[37] => in_mac_no_prt_i~26.DATAB
in_mac_no_prt[38] => ram_256x48:ram_256x48_Inst.data[30]
in_mac_no_prt[38] => ram_256x48:ram_256x48_search_Inst.data[30]
in_mac_no_prt[38] => in_mac_no_prt_i~25.DATAB
in_mac_no_prt[39] => ram_256x48:ram_256x48_Inst.data[31]
in_mac_no_prt[39] => ram_256x48:ram_256x48_search_Inst.data[31]
in_mac_no_prt[39] => in_mac_no_prt_i~24.DATAB
in_mac_no_prt[40] => ram_256x48:ram_256x48_Inst.data[32]
in_mac_no_prt[40] => ram_256x48:ram_256x48_search_Inst.data[32]
in_mac_no_prt[40] => in_mac_no_prt_i~23.DATAB
in_mac_no_prt[41] => ram_256x48:ram_256x48_Inst.data[33]
in_mac_no_prt[41] => ram_256x48:ram_256x48_search_Inst.data[33]
in_mac_no_prt[41] => in_mac_no_prt_i~22.DATAB
in_mac_no_prt[42] => ram_256x48:ram_256x48_Inst.data[34]
in_mac_no_prt[42] => ram_256x48:ram_256x48_search_Inst.data[34]
in_mac_no_prt[42] => in_mac_no_prt_i~21.DATAB
in_mac_no_prt[43] => ram_256x48:ram_256x48_Inst.data[35]
in_mac_no_prt[43] => ram_256x48:ram_256x48_search_Inst.data[35]
in_mac_no_prt[43] => in_mac_no_prt_i~20.DATAB
in_mac_no_prt[44] => ram_256x48:ram_256x48_Inst.data[36]
in_mac_no_prt[44] => ram_256x48:ram_256x48_search_Inst.data[36]
in_mac_no_prt[44] => in_mac_no_prt_i~19.DATAB
in_mac_no_prt[45] => ram_256x48:ram_256x48_Inst.data[37]
in_mac_no_prt[45] => ram_256x48:ram_256x48_search_Inst.data[37]
in_mac_no_prt[45] => in_mac_no_prt_i~18.DATAB
in_mac_no_prt[46] => ram_256x48:ram_256x48_Inst.data[38]
in_mac_no_prt[46] => ram_256x48:ram_256x48_search_Inst.data[38]
in_mac_no_prt[46] => in_mac_no_prt_i~17.DATAB
in_mac_no_prt[47] => ram_256x48:ram_256x48_Inst.data[39]
in_mac_no_prt[47] => ram_256x48:ram_256x48_search_Inst.data[39]
in_mac_no_prt[47] => in_mac_no_prt_i~16.DATAB
in_mac_no_prt[48] => ram_256x48:ram_256x48_Inst.data[40]
in_mac_no_prt[48] => ram_256x48:ram_256x48_search_Inst.data[40]
in_mac_no_prt[48] => in_mac_no_prt_i~15.DATAB
in_mac_no_prt[49] => ram_256x48:ram_256x48_Inst.data[41]
in_mac_no_prt[49] => ram_256x48:ram_256x48_search_Inst.data[41]
in_mac_no_prt[49] => in_mac_no_prt_i~14.DATAB
in_mac_no_prt[50] => ram_256x48:ram_256x48_Inst.data[42]
in_mac_no_prt[50] => ram_256x48:ram_256x48_search_Inst.data[42]
in_mac_no_prt[50] => in_mac_no_prt_i~13.DATAB
in_mac_no_prt[51] => ram_256x48:ram_256x48_Inst.data[43]
in_mac_no_prt[51] => ram_256x48:ram_256x48_search_Inst.data[43]
in_mac_no_prt[51] => in_mac_no_prt_i~12.DATAB
in_mac_no_prt[52] => ram_256x48:ram_256x48_Inst.data[44]
in_mac_no_prt[52] => ram_256x48:ram_256x48_search_Inst.data[44]
in_mac_no_prt[52] => in_mac_no_prt_i~11.DATAB
in_mac_no_prt[53] => ram_256x48:ram_256x48_Inst.data[45]
in_mac_no_prt[53] => ram_256x48:ram_256x48_search_Inst.data[45]
in_mac_no_prt[53] => in_mac_no_prt_i~10.DATAB
in_mac_no_prt[54] => ram_256x48:ram_256x48_Inst.data[46]
in_mac_no_prt[54] => ram_256x48:ram_256x48_search_Inst.data[46]
in_mac_no_prt[54] => in_mac_no_prt_i~9.DATAB
in_mac_no_prt[55] => ram_256x48:ram_256x48_Inst.data[47]
in_mac_no_prt[55] => ram_256x48:ram_256x48_search_Inst.data[47]
in_mac_no_prt[55] => in_mac_no_prt_i~8.DATAB
in_mac_no_prt[56] => ram_256x48:ram_256x48_Inst.data[48]
in_mac_no_prt[56] => ram_256x48:ram_256x48_search_Inst.data[48]
in_mac_no_prt[56] => in_mac_no_prt_i~7.DATAB
in_mac_no_prt[57] => ram_256x48:ram_256x48_Inst.data[49]
in_mac_no_prt[57] => ram_256x48:ram_256x48_search_Inst.data[49]
in_mac_no_prt[57] => in_mac_no_prt_i~6.DATAB
in_mac_no_prt[58] => ram_256x48:ram_256x48_Inst.data[50]
in_mac_no_prt[58] => ram_256x48:ram_256x48_search_Inst.data[50]
in_mac_no_prt[58] => in_mac_no_prt_i~5.DATAB
in_mac_no_prt[59] => ram_256x48:ram_256x48_Inst.data[51]
in_mac_no_prt[59] => ram_256x48:ram_256x48_search_Inst.data[51]
in_mac_no_prt[59] => in_mac_no_prt_i~4.DATAB
in_mac_no_prt[60] => ram_256x48:ram_256x48_Inst.data[52]
in_mac_no_prt[60] => ram_256x48:ram_256x48_search_Inst.data[52]
in_mac_no_prt[60] => in_mac_no_prt_i~3.DATAB
in_mac_no_prt[61] => ram_256x48:ram_256x48_Inst.data[53]
in_mac_no_prt[61] => ram_256x48:ram_256x48_search_Inst.data[53]
in_mac_no_prt[61] => in_mac_no_prt_i~2.DATAB
in_mac_no_prt[62] => ram_256x48:ram_256x48_Inst.data[54]
in_mac_no_prt[62] => ram_256x48:ram_256x48_search_Inst.data[54]
in_mac_no_prt[62] => in_mac_no_prt_i~1.DATAB
in_mac_no_prt[63] => ram_256x48:ram_256x48_Inst.data[55]
in_mac_no_prt[63] => ram_256x48:ram_256x48_search_Inst.data[55]
in_mac_no_prt[63] => in_mac_no_prt_i~0.DATAB
in_address[0] => small_fifo:WRITE_command_Inst.din[0]
in_address[0] => ram_256x48:ram_256x48_Inst.waddr[0]
in_address[0] => ram_256x48:ram_256x48_search_Inst.waddr[0]
in_address[1] => small_fifo:WRITE_command_Inst.din[1]
in_address[1] => ram_256x48:ram_256x48_Inst.waddr[1]
in_address[1] => ram_256x48:ram_256x48_search_Inst.waddr[1]
in_address[2] => small_fifo:WRITE_command_Inst.din[2]
in_address[2] => ram_256x48:ram_256x48_Inst.waddr[2]
in_address[2] => ram_256x48:ram_256x48_search_Inst.waddr[2]
in_address[3] => small_fifo:WRITE_command_Inst.din[3]
in_address[3] => ram_256x48:ram_256x48_Inst.waddr[3]
in_address[3] => ram_256x48:ram_256x48_search_Inst.waddr[3]
in_address[4] => small_fifo:WRITE_command_Inst.din[4]
in_address[4] => ram_256x48:ram_256x48_Inst.waddr[4]
in_address[4] => ram_256x48:ram_256x48_search_Inst.waddr[4]
in_address[5] => small_fifo:WRITE_command_Inst.din[5]
in_address[5] => ram_256x48:ram_256x48_Inst.waddr[5]
in_address[5] => ram_256x48:ram_256x48_search_Inst.waddr[5]
in_address[6] => small_fifo:WRITE_command_Inst.din[6]
in_address[6] => ram_256x48:ram_256x48_Inst.waddr[6]
in_address[6] => ram_256x48:ram_256x48_search_Inst.waddr[6]
in_address[7] => small_fifo:WRITE_command_Inst.din[7]
in_address[7] => ram_256x48:ram_256x48_Inst.waddr[7]
in_address[7] => ram_256x48:ram_256x48_search_Inst.waddr[7]
in_address[8] => small_fifo:WRITE_command_Inst.din[8]
in_address[8] => ram_256x48:ram_256x48_Inst.waddr[8]
in_address[8] => ram_256x48:ram_256x48_search_Inst.waddr[8]
in_address[9] => small_fifo:WRITE_command_Inst.din[9]
in_address[9] => ram_256x48:ram_256x48_Inst.waddr[9]
in_address[9] => ram_256x48:ram_256x48_search_Inst.waddr[9]
in_wr => small_fifo:WRITE_command_Inst.wr_en
in_wr => ram_256x48:ram_256x48_Inst.we
in_wr => ram_256x48:ram_256x48_search_Inst.we
in_check => cnt1~9.OUTPUTSELECT
in_check => cnt1~8.OUTPUTSELECT
in_check => cnt1~7.OUTPUTSELECT
in_check => cnt1~6.OUTPUTSELECT
in_check => cnt1~5.OUTPUTSELECT
in_check => cnt1~4.OUTPUTSELECT
in_check => cnt1~3.OUTPUTSELECT
in_check => cnt1~2.OUTPUTSELECT
in_check => cnt1~1.OUTPUTSELECT
in_check => cnt1~0.OUTPUTSELECT
in_check => state_next_search~3.OUTPUTSELECT
in_check => state_next_search~2.OUTPUTSELECT
in_check => state_next_search~1.OUTPUTSELECT
in_check => state_next_search~0.OUTPUTSELECT
in_check => in_mac_no_prt_i~55.OUTPUTSELECT
in_check => in_mac_no_prt_i~54.OUTPUTSELECT
in_check => in_mac_no_prt_i~53.OUTPUTSELECT
in_check => in_mac_no_prt_i~52.OUTPUTSELECT
in_check => in_mac_no_prt_i~51.OUTPUTSELECT
in_check => in_mac_no_prt_i~50.OUTPUTSELECT
in_check => in_mac_no_prt_i~49.OUTPUTSELECT
in_check => in_mac_no_prt_i~48.OUTPUTSELECT
in_check => in_mac_no_prt_i~47.OUTPUTSELECT
in_check => in_mac_no_prt_i~46.OUTPUTSELECT
in_check => in_mac_no_prt_i~45.OUTPUTSELECT
in_check => in_mac_no_prt_i~44.OUTPUTSELECT
in_check => in_mac_no_prt_i~43.OUTPUTSELECT
in_check => in_mac_no_prt_i~42.OUTPUTSELECT
in_check => in_mac_no_prt_i~41.OUTPUTSELECT
in_check => in_mac_no_prt_i~40.OUTPUTSELECT
in_check => in_mac_no_prt_i~39.OUTPUTSELECT
in_check => in_mac_no_prt_i~38.OUTPUTSELECT
in_check => in_mac_no_prt_i~37.OUTPUTSELECT
in_check => in_mac_no_prt_i~36.OUTPUTSELECT
in_check => in_mac_no_prt_i~35.OUTPUTSELECT
in_check => in_mac_no_prt_i~34.OUTPUTSELECT
in_check => in_mac_no_prt_i~33.OUTPUTSELECT
in_check => in_mac_no_prt_i~32.OUTPUTSELECT
in_check => in_mac_no_prt_i~31.OUTPUTSELECT
in_check => in_mac_no_prt_i~30.OUTPUTSELECT
in_check => in_mac_no_prt_i~29.OUTPUTSELECT
in_check => in_mac_no_prt_i~28.OUTPUTSELECT
in_check => in_mac_no_prt_i~27.OUTPUTSELECT
in_check => in_mac_no_prt_i~26.OUTPUTSELECT
in_check => in_mac_no_prt_i~25.OUTPUTSELECT
in_check => in_mac_no_prt_i~24.OUTPUTSELECT
in_check => in_mac_no_prt_i~23.OUTPUTSELECT
in_check => in_mac_no_prt_i~22.OUTPUTSELECT
in_check => in_mac_no_prt_i~21.OUTPUTSELECT
in_check => in_mac_no_prt_i~20.OUTPUTSELECT
in_check => in_mac_no_prt_i~19.OUTPUTSELECT
in_check => in_mac_no_prt_i~18.OUTPUTSELECT
in_check => in_mac_no_prt_i~17.OUTPUTSELECT
in_check => in_mac_no_prt_i~16.OUTPUTSELECT
in_check => in_mac_no_prt_i~15.OUTPUTSELECT
in_check => in_mac_no_prt_i~14.OUTPUTSELECT
in_check => in_mac_no_prt_i~13.OUTPUTSELECT
in_check => in_mac_no_prt_i~12.OUTPUTSELECT
in_check => in_mac_no_prt_i~11.OUTPUTSELECT
in_check => in_mac_no_prt_i~10.OUTPUTSELECT
in_check => in_mac_no_prt_i~9.OUTPUTSELECT
in_check => in_mac_no_prt_i~8.OUTPUTSELECT
in_check => in_mac_no_prt_i~7.OUTPUTSELECT
in_check => in_mac_no_prt_i~6.OUTPUTSELECT
in_check => in_mac_no_prt_i~5.OUTPUTSELECT
in_check => in_mac_no_prt_i~4.OUTPUTSELECT
in_check => in_mac_no_prt_i~3.OUTPUTSELECT
in_check => in_mac_no_prt_i~2.OUTPUTSELECT
in_check => in_mac_no_prt_i~1.OUTPUTSELECT
in_check => in_mac_no_prt_i~0.OUTPUTSELECT
match_address[0] <= match_address[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[1] <= match_address[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[2] <= match_address[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[3] <= match_address[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[4] <= match_address[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[5] <= match_address[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[6] <= match_address[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[7] <= match_address[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[8] <= match_address[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match_address[9] <= match_address[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE
match <= match~reg0.DB_MAX_OUTPUT_PORT_TYPE
unmatch <= unmatch~reg0.DB_MAX_OUTPUT_PORT_TYPE
in_rd => valid_address:valid_address_Inst.in_rd
in_key[0] => valid_address:valid_address_Inst.in_key[0]
in_key[1] => valid_address:valid_address_Inst.in_key[1]
in_key[2] => valid_address:valid_address_Inst.in_key[2]
in_key[3] => valid_address:valid_address_Inst.in_key[3]
in_key[4] => valid_address:valid_address_Inst.in_key[4]
in_key[5] => valid_address:valid_address_Inst.in_key[5]
in_key[6] => valid_address:valid_address_Inst.in_key[6]
in_key[7] => valid_address:valid_address_Inst.in_key[7]
in_key[8] => valid_address:valid_address_Inst.in_key[8]
in_key[9] => valid_address:valid_address_Inst.in_key[9]
last_address[0] => Equal2.IN11
last_address[0] => Equal1.IN53
last_address[1] => Equal2.IN10
last_address[1] => Equal1.IN52
last_address[2] => Equal2.IN9
last_address[2] => Equal1.IN51
last_address[3] => Equal2.IN8
last_address[3] => Equal1.IN50
last_address[4] => Equal2.IN7
last_address[4] => Equal1.IN49
last_address[5] => Equal2.IN6
last_address[5] => Equal1.IN48
last_address[6] => Equal2.IN5
last_address[6] => Equal1.IN47
last_address[7] => Equal2.IN4
last_address[7] => Equal1.IN46
last_address[8] => Equal2.IN3
last_address[8] => Equal1.IN45
last_address[9] => Equal2.IN2
last_address[9] => Equal1.IN44
out_rd_rdy <= out_rd_rdy~reg0.DB_MAX_OUTPUT_PORT_TYPE
out_port[0] <= ram_256x48:ram_256x48_Inst.q[0]
out_port[1] <= ram_256x48:ram_256x48_Inst.q[1]
out_port[2] <= ram_256x48:ram_256x48_Inst.q[2]
out_port[3] <= ram_256x48:ram_256x48_Inst.q[3]
out_port[4] <= ram_256x48:ram_256x48_Inst.q[4]
out_port[5] <= ram_256x48:ram_256x48_Inst.q[5]
out_port[6] <= ram_256x48:ram_256x48_Inst.q[6]
out_port[7] <= ram_256x48:ram_256x48_Inst.q[7]
out_mac[0] <= ram_256x48:ram_256x48_Inst.q[8]
out_mac[1] <= ram_256x48:ram_256x48_Inst.q[9]
out_mac[2] <= ram_256x48:ram_256x48_Inst.q[10]
out_mac[3] <= ram_256x48:ram_256x48_Inst.q[11]
out_mac[4] <= ram_256x48:ram_256x48_Inst.q[12]
out_mac[5] <= ram_256x48:ram_256x48_Inst.q[13]
out_mac[6] <= ram_256x48:ram_256x48_Inst.q[14]
out_mac[7] <= ram_256x48:ram_256x48_Inst.q[15]
out_mac[8] <= ram_256x48:ram_256x48_Inst.q[16]
out_mac[9] <= ram_256x48:ram_256x48_Inst.q[17]
out_mac[10] <= ram_256x48:ram_256x48_Inst.q[18]
out_mac[11] <= ram_256x48:ram_256x48_Inst.q[19]
out_mac[12] <= ram_256x48:ram_256x48_Inst.q[20]
out_mac[13] <= ram_256x48:ram_256x48_Inst.q[21]
out_mac[14] <= ram_256x48:ram_256x48_Inst.q[22]
out_mac[15] <= ram_256x48:ram_256x48_Inst.q[23]
out_mac[16] <= ram_256x48:ram_256x48_Inst.q[24]
out_mac[17] <= ram_256x48:ram_256x48_Inst.q[25]
out_mac[18] <= ram_256x48:ram_256x48_Inst.q[26]
out_mac[19] <= ram_256x48:ram_256x48_Inst.q[27]
out_mac[20] <= ram_256x48:ram_256x48_Inst.q[28]
out_mac[21] <= ram_256x48:ram_256x48_Inst.q[29]
out_mac[22] <= ram_256x48:ram_256x48_Inst.q[30]
out_mac[23] <= ram_256x48:ram_256x48_Inst.q[31]
out_mac[24] <= ram_256x48:ram_256x48_Inst.q[32]
out_mac[25] <= ram_256x48:ram_256x48_Inst.q[33]
out_mac[26] <= ram_256x48:ram_256x48_Inst.q[34]
out_mac[27] <= ram_256x48:ram_256x48_Inst.q[35]
out_mac[28] <= ram_256x48:ram_256x48_Inst.q[36]
out_mac[29] <= ram_256x48:ram_256x48_Inst.q[37]
out_mac[30] <= ram_256x48:ram_256x48_Inst.q[38]
out_mac[31] <= ram_256x48:ram_256x48_Inst.q[39]
out_mac[32] <= ram_256x48:ram_256x48_Inst.q[40]
out_mac[33] <= ram_256x48:ram_256x48_Inst.q[41]
out_mac[34] <= ram_256x48:ram_256x48_Inst.q[42]
out_mac[35] <= ram_256x48:ram_256x48_Inst.q[43]
out_mac[36] <= ram_256x48:ram_256x48_Inst.q[44]
out_mac[37] <= ram_256x48:ram_256x48_Inst.q[45]
out_mac[38] <= ram_256x48:ram_256x48_Inst.q[46]
out_mac[39] <= ram_256x48:ram_256x48_Inst.q[47]
out_mac[40] <= ram_256x48:ram_256x48_Inst.q[48]
out_mac[41] <= ram_256x48:ram_256x48_Inst.q[49]
out_mac[42] <= ram_256x48:ram_256x48_Inst.q[50]
out_mac[43] <= ram_256x48:ram_256x48_Inst.q[51]
out_mac[44] <= ram_256x48:ram_256x48_Inst.q[52]
out_mac[45] <= ram_256x48:ram_256x48_Inst.q[53]
out_mac[46] <= ram_256x48:ram_256x48_Inst.q[54]
out_mac[47] <= ram_256x48:ram_256x48_Inst.q[55]


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|Aging_Timer:Aging_Timer_Inst
clk => r_reg[31].CLK
clk => r_reg[30].CLK
clk => r_reg[29].CLK
clk => r_reg[28].CLK
clk => r_reg[27].CLK
clk => r_reg[26].CLK
clk => r_reg[25].CLK
clk => r_reg[24].CLK
clk => r_reg[23].CLK
clk => r_reg[22].CLK
clk => r_reg[21].CLK
clk => r_reg[20].CLK
clk => r_reg[19].CLK
clk => r_reg[18].CLK
clk => r_reg[17].CLK
clk => r_reg[16].CLK
clk => r_reg[15].CLK
clk => r_reg[14].CLK
clk => r_reg[13].CLK
clk => r_reg[12].CLK
clk => r_reg[11].CLK
clk => r_reg[10].CLK
clk => r_reg[9].CLK
clk => r_reg[8].CLK
clk => r_reg[7].CLK
clk => r_reg[6].CLK
clk => r_reg[5].CLK
clk => r_reg[4].CLK
clk => r_reg[3].CLK
clk => r_reg[2].CLK
clk => r_reg[1].CLK
clk => r_reg[0].CLK
clk => timer_aging_bit_i.CLK
reset => r_reg[31].ACLR
reset => r_reg[30].ACLR
reset => r_reg[29].ACLR
reset => r_reg[28].ACLR
reset => r_reg[27].ACLR
reset => r_reg[26].ACLR
reset => r_reg[25].ACLR
reset => r_reg[24].ACLR
reset => r_reg[23].ACLR
reset => r_reg[22].ACLR
reset => r_reg[21].ACLR
reset => r_reg[20].ACLR
reset => r_reg[19].ACLR
reset => r_reg[18].ACLR
reset => r_reg[17].ACLR
reset => r_reg[16].ACLR
reset => r_reg[15].ACLR
reset => r_reg[14].ACLR
reset => r_reg[13].ACLR
reset => r_reg[12].ACLR
reset => r_reg[11].ACLR
reset => r_reg[10].ACLR
reset => r_reg[9].ACLR
reset => r_reg[8].ACLR
reset => r_reg[7].ACLR
reset => r_reg[6].ACLR
reset => r_reg[5].ACLR
reset => r_reg[4].ACLR
reset => r_reg[3].ACLR
reset => r_reg[2].ACLR
reset => r_reg[1].ACLR
reset => r_reg[0].ACLR
reset => timer_aging_bit_i.ACLR
timeout <= Equal0.DB_MAX_OUTPUT_PORT_TYPE
timer_aging_bit <= timer_aging_bit_i.DB_MAX_OUTPUT_PORT_TYPE
count_out[0] <= r_reg[0].DB_MAX_OUTPUT_PORT_TYPE
count_out[1] <= r_reg[1].DB_MAX_OUTPUT_PORT_TYPE
count_out[2] <= r_reg[2].DB_MAX_OUTPUT_PORT_TYPE
count_out[3] <= r_reg[3].DB_MAX_OUTPUT_PORT_TYPE
count_out[4] <= r_reg[4].DB_MAX_OUTPUT_PORT_TYPE
count_out[5] <= r_reg[5].DB_MAX_OUTPUT_PORT_TYPE
count_out[6] <= r_reg[6].DB_MAX_OUTPUT_PORT_TYPE
count_out[7] <= r_reg[7].DB_MAX_OUTPUT_PORT_TYPE
count_out[8] <= r_reg[8].DB_MAX_OUTPUT_PORT_TYPE
count_out[9] <= r_reg[9].DB_MAX_OUTPUT_PORT_TYPE
count_out[10] <= r_reg[10].DB_MAX_OUTPUT_PORT_TYPE
count_out[11] <= r_reg[11].DB_MAX_OUTPUT_PORT_TYPE
count_out[12] <= r_reg[12].DB_MAX_OUTPUT_PORT_TYPE
count_out[13] <= r_reg[13].DB_MAX_OUTPUT_PORT_TYPE
count_out[14] <= r_reg[14].DB_MAX_OUTPUT_PORT_TYPE
count_out[15] <= r_reg[15].DB_MAX_OUTPUT_PORT_TYPE
count_out[16] <= r_reg[16].DB_MAX_OUTPUT_PORT_TYPE
count_out[17] <= r_reg[17].DB_MAX_OUTPUT_PORT_TYPE
count_out[18] <= r_reg[18].DB_MAX_OUTPUT_PORT_TYPE
count_out[19] <= r_reg[19].DB_MAX_OUTPUT_PORT_TYPE
count_out[20] <= r_reg[20].DB_MAX_OUTPUT_PORT_TYPE
count_out[21] <= r_reg[21].DB_MAX_OUTPUT_PORT_TYPE
count_out[22] <= r_reg[22].DB_MAX_OUTPUT_PORT_TYPE
count_out[23] <= r_reg[23].DB_MAX_OUTPUT_PORT_TYPE
count_out[24] <= r_reg[24].DB_MAX_OUTPUT_PORT_TYPE
count_out[25] <= r_reg[25].DB_MAX_OUTPUT_PORT_TYPE
count_out[26] <= r_reg[26].DB_MAX_OUTPUT_PORT_TYPE
count_out[27] <= r_reg[27].DB_MAX_OUTPUT_PORT_TYPE
count_out[28] <= r_reg[28].DB_MAX_OUTPUT_PORT_TYPE
count_out[29] <= r_reg[29].DB_MAX_OUTPUT_PORT_TYPE
count_out[30] <= r_reg[30].DB_MAX_OUTPUT_PORT_TYPE
count_out[31] <= r_reg[31].DB_MAX_OUTPUT_PORT_TYPE


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|ram_256x48:ram_256x48_search_Inst
clk => q[55]~reg0.CLK
clk => q[54]~reg0.CLK
clk => q[53]~reg0.CLK
clk => q[52]~reg0.CLK
clk => q[51]~reg0.CLK
clk => q[50]~reg0.CLK
clk => q[49]~reg0.CLK
clk => q[48]~reg0.CLK
clk => q[47]~reg0.CLK
clk => q[46]~reg0.CLK
clk => q[45]~reg0.CLK
clk => q[44]~reg0.CLK
clk => q[43]~reg0.CLK
clk => q[42]~reg0.CLK
clk => q[41]~reg0.CLK
clk => q[40]~reg0.CLK
clk => q[39]~reg0.CLK
clk => q[38]~reg0.CLK
clk => q[37]~reg0.CLK
clk => q[36]~reg0.CLK
clk => q[35]~reg0.CLK
clk => q[34]~reg0.CLK
clk => q[33]~reg0.CLK
clk => q[32]~reg0.CLK
clk => q[31]~reg0.CLK
clk => q[30]~reg0.CLK
clk => q[29]~reg0.CLK
clk => q[28]~reg0.CLK
clk => q[27]~reg0.CLK
clk => q[26]~reg0.CLK
clk => q[25]~reg0.CLK
clk => q[24]~reg0.CLK
clk => q[23]~reg0.CLK
clk => q[22]~reg0.CLK
clk => q[21]~reg0.CLK
clk => q[20]~reg0.CLK
clk => q[19]~reg0.CLK
clk => q[18]~reg0.CLK
clk => q[17]~reg0.CLK
clk => q[16]~reg0.CLK
clk => q[15]~reg0.CLK
clk => q[14]~reg0.CLK
clk => q[13]~reg0.CLK
clk => q[12]~reg0.CLK
clk => q[11]~reg0.CLK
clk => q[10]~reg0.CLK
clk => q[9]~reg0.CLK
clk => q[8]~reg0.CLK
clk => q[7]~reg0.CLK
clk => q[6]~reg0.CLK
clk => q[5]~reg0.CLK
clk => q[4]~reg0.CLK
clk => q[3]~reg0.CLK
clk => q[2]~reg0.CLK
clk => q[1]~reg0.CLK
clk => q[0]~reg0.CLK
clk => ram~65.CLK
clk => ram~64.CLK
clk => ram~63.CLK
clk => ram~62.CLK
clk => ram~61.CLK
clk => ram~60.CLK
clk => ram~59.CLK
clk => ram~58.CLK
clk => ram~57.CLK
clk => ram~56.CLK
clk => ram~55.CLK
clk => ram~54.CLK
clk => ram~53.CLK
clk => ram~52.CLK
clk => ram~51.CLK
clk => ram~50.CLK
clk => ram~49.CLK
clk => ram~48.CLK
clk => ram~47.CLK
clk => ram~46.CLK
clk => ram~45.CLK
clk => ram~44.CLK
clk => ram~43.CLK
clk => ram~42.CLK
clk => ram~41.CLK
clk => ram~40.CLK
clk => ram~39.CLK
clk => ram~38.CLK
clk => ram~37.CLK
clk => ram~36.CLK
clk => ram~35.CLK
clk => ram~34.CLK
clk => ram~33.CLK
clk => ram~32.CLK
clk => ram~31.CLK
clk => ram~30.CLK
clk => ram~29.CLK
clk => ram~28.CLK
clk => ram~27.CLK
clk => ram~26.CLK
clk => ram~25.CLK
clk => ram~24.CLK
clk => ram~23.CLK
clk => ram~22.CLK
clk => ram~21.CLK
clk => ram~20.CLK
clk => ram~19.CLK
clk => ram~18.CLK
clk => ram~17.CLK
clk => ram~16.CLK
clk => ram~15.CLK
clk => ram~14.CLK
clk => ram~13.CLK
clk => ram~12.CLK
clk => ram~11.CLK
clk => ram~10.CLK
clk => ram~9.CLK
clk => ram~8.CLK
clk => ram~7.CLK
clk => ram~6.CLK
clk => ram~5.CLK
clk => ram~4.CLK
clk => ram~3.CLK
clk => ram~2.CLK
clk => ram~1.CLK
clk => ram~0.CLK
clk => ram~66.CLK
clk => ram.CLK0
raddr[0] => ram.RADDR
raddr[1] => ram.RADDR1
raddr[2] => ram.RADDR2
raddr[3] => ram.RADDR3
raddr[4] => ram.RADDR4
raddr[5] => ram.RADDR5
raddr[6] => ram.RADDR6
raddr[7] => ram.RADDR7
raddr[8] => ram.RADDR8
raddr[9] => ram.RADDR9
waddr[0] => ram~9.DATAIN
waddr[0] => ram.WADDR
waddr[1] => ram~8.DATAIN
waddr[1] => ram.WADDR1
waddr[2] => ram~7.DATAIN
waddr[2] => ram.WADDR2
waddr[3] => ram~6.DATAIN
waddr[3] => ram.WADDR3
waddr[4] => ram~5.DATAIN
waddr[4] => ram.WADDR4
waddr[5] => ram~4.DATAIN
waddr[5] => ram.WADDR5
waddr[6] => ram~3.DATAIN
waddr[6] => ram.WADDR6
waddr[7] => ram~2.DATAIN
waddr[7] => ram.WADDR7
waddr[8] => ram~1.DATAIN
waddr[8] => ram.WADDR8
waddr[9] => ram~0.DATAIN
waddr[9] => ram.WADDR9
data[0] => ram~65.DATAIN
data[0] => ram.DATAIN
data[1] => ram~64.DATAIN
data[1] => ram.DATAIN1
data[2] => ram~63.DATAIN
data[2] => ram.DATAIN2
data[3] => ram~62.DATAIN
data[3] => ram.DATAIN3
data[4] => ram~61.DATAIN
data[4] => ram.DATAIN4
data[5] => ram~60.DATAIN
data[5] => ram.DATAIN5
data[6] => ram~59.DATAIN
data[6] => ram.DATAIN6
data[7] => ram~58.DATAIN
data[7] => ram.DATAIN7
data[8] => ram~57.DATAIN
data[8] => ram.DATAIN8
data[9] => ram~56.DATAIN
data[9] => ram.DATAIN9
data[10] => ram~55.DATAIN
data[10] => ram.DATAIN10
data[11] => ram~54.DATAIN
data[11] => ram.DATAIN11
data[12] => ram~53.DATAIN
data[12] => ram.DATAIN12
data[13] => ram~52.DATAIN
data[13] => ram.DATAIN13
data[14] => ram~51.DATAIN
data[14] => ram.DATAIN14
data[15] => ram~50.DATAIN
data[15] => ram.DATAIN15
data[16] => ram~49.DATAIN
data[16] => ram.DATAIN16
data[17] => ram~48.DATAIN
data[17] => ram.DATAIN17
data[18] => ram~47.DATAIN
data[18] => ram.DATAIN18
data[19] => ram~46.DATAIN
data[19] => ram.DATAIN19
data[20] => ram~45.DATAIN
data[20] => ram.DATAIN20
data[21] => ram~44.DATAIN
data[21] => ram.DATAIN21
data[22] => ram~43.DATAIN
data[22] => ram.DATAIN22
data[23] => ram~42.DATAIN
data[23] => ram.DATAIN23
data[24] => ram~41.DATAIN
data[24] => ram.DATAIN24
data[25] => ram~40.DATAIN
data[25] => ram.DATAIN25
data[26] => ram~39.DATAIN
data[26] => ram.DATAIN26
data[27] => ram~38.DATAIN
data[27] => ram.DATAIN27
data[28] => ram~37.DATAIN
data[28] => ram.DATAIN28
data[29] => ram~36.DATAIN
data[29] => ram.DATAIN29
data[30] => ram~35.DATAIN
data[30] => ram.DATAIN30
data[31] => ram~34.DATAIN
data[31] => ram.DATAIN31
data[32] => ram~33.DATAIN
data[32] => ram.DATAIN32
data[33] => ram~32.DATAIN
data[33] => ram.DATAIN33
data[34] => ram~31.DATAIN
data[34] => ram.DATAIN34
data[35] => ram~30.DATAIN
data[35] => ram.DATAIN35
data[36] => ram~29.DATAIN
data[36] => ram.DATAIN36
data[37] => ram~28.DATAIN
data[37] => ram.DATAIN37
data[38] => ram~27.DATAIN
data[38] => ram.DATAIN38
data[39] => ram~26.DATAIN
data[39] => ram.DATAIN39
data[40] => ram~25.DATAIN
data[40] => ram.DATAIN40
data[41] => ram~24.DATAIN
data[41] => ram.DATAIN41
data[42] => ram~23.DATAIN
data[42] => ram.DATAIN42
data[43] => ram~22.DATAIN
data[43] => ram.DATAIN43
data[44] => ram~21.DATAIN
data[44] => ram.DATAIN44
data[45] => ram~20.DATAIN
data[45] => ram.DATAIN45
data[46] => ram~19.DATAIN
data[46] => ram.DATAIN46
data[47] => ram~18.DATAIN
data[47] => ram.DATAIN47
data[48] => ram~17.DATAIN
data[48] => ram.DATAIN48
data[49] => ram~16.DATAIN
data[49] => ram.DATAIN49
data[50] => ram~15.DATAIN
data[50] => ram.DATAIN50
data[51] => ram~14.DATAIN
data[51] => ram.DATAIN51
data[52] => ram~13.DATAIN
data[52] => ram.DATAIN52
data[53] => ram~12.DATAIN
data[53] => ram.DATAIN53
data[54] => ram~11.DATAIN
data[54] => ram.DATAIN54
data[55] => ram~10.DATAIN
data[55] => ram.DATAIN55
we => ram~66.DATAIN
we => ram.WE
q[0] <= q[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[1] <= q[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[2] <= q[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[3] <= q[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[4] <= q[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[5] <= q[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[6] <= q[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[7] <= q[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[8] <= q[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[9] <= q[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[10] <= q[10]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[11] <= q[11]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[12] <= q[12]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[13] <= q[13]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[14] <= q[14]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[15] <= q[15]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[16] <= q[16]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[17] <= q[17]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[18] <= q[18]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[19] <= q[19]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[20] <= q[20]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[21] <= q[21]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[22] <= q[22]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[23] <= q[23]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[24] <= q[24]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[25] <= q[25]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[26] <= q[26]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[27] <= q[27]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[28] <= q[28]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[29] <= q[29]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[30] <= q[30]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[31] <= q[31]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[32] <= q[32]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[33] <= q[33]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[34] <= q[34]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[35] <= q[35]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[36] <= q[36]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[37] <= q[37]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[38] <= q[38]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[39] <= q[39]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[40] <= q[40]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[41] <= q[41]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[42] <= q[42]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[43] <= q[43]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[44] <= q[44]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[45] <= q[45]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[46] <= q[46]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[47] <= q[47]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[48] <= q[48]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[49] <= q[49]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[50] <= q[50]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[51] <= q[51]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[52] <= q[52]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[53] <= q[53]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[54] <= q[54]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[55] <= q[55]~reg0.DB_MAX_OUTPUT_PORT_TYPE


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|ram_256x48:ram_256x48_Inst
clk => q[55]~reg0.CLK
clk => q[54]~reg0.CLK
clk => q[53]~reg0.CLK
clk => q[52]~reg0.CLK
clk => q[51]~reg0.CLK
clk => q[50]~reg0.CLK
clk => q[49]~reg0.CLK
clk => q[48]~reg0.CLK
clk => q[47]~reg0.CLK
clk => q[46]~reg0.CLK
clk => q[45]~reg0.CLK
clk => q[44]~reg0.CLK
clk => q[43]~reg0.CLK
clk => q[42]~reg0.CLK
clk => q[41]~reg0.CLK
clk => q[40]~reg0.CLK
clk => q[39]~reg0.CLK
clk => q[38]~reg0.CLK
clk => q[37]~reg0.CLK
clk => q[36]~reg0.CLK
clk => q[35]~reg0.CLK
clk => q[34]~reg0.CLK
clk => q[33]~reg0.CLK
clk => q[32]~reg0.CLK
clk => q[31]~reg0.CLK
clk => q[30]~reg0.CLK
clk => q[29]~reg0.CLK
clk => q[28]~reg0.CLK
clk => q[27]~reg0.CLK
clk => q[26]~reg0.CLK
clk => q[25]~reg0.CLK
clk => q[24]~reg0.CLK
clk => q[23]~reg0.CLK
clk => q[22]~reg0.CLK
clk => q[21]~reg0.CLK
clk => q[20]~reg0.CLK
clk => q[19]~reg0.CLK
clk => q[18]~reg0.CLK
clk => q[17]~reg0.CLK
clk => q[16]~reg0.CLK
clk => q[15]~reg0.CLK
clk => q[14]~reg0.CLK
clk => q[13]~reg0.CLK
clk => q[12]~reg0.CLK
clk => q[11]~reg0.CLK
clk => q[10]~reg0.CLK
clk => q[9]~reg0.CLK
clk => q[8]~reg0.CLK
clk => q[7]~reg0.CLK
clk => q[6]~reg0.CLK
clk => q[5]~reg0.CLK
clk => q[4]~reg0.CLK
clk => q[3]~reg0.CLK
clk => q[2]~reg0.CLK
clk => q[1]~reg0.CLK
clk => q[0]~reg0.CLK
clk => ram~65.CLK
clk => ram~64.CLK
clk => ram~63.CLK
clk => ram~62.CLK
clk => ram~61.CLK
clk => ram~60.CLK
clk => ram~59.CLK
clk => ram~58.CLK
clk => ram~57.CLK
clk => ram~56.CLK
clk => ram~55.CLK
clk => ram~54.CLK
clk => ram~53.CLK
clk => ram~52.CLK
clk => ram~51.CLK
clk => ram~50.CLK
clk => ram~49.CLK
clk => ram~48.CLK
clk => ram~47.CLK
clk => ram~46.CLK
clk => ram~45.CLK
clk => ram~44.CLK
clk => ram~43.CLK
clk => ram~42.CLK
clk => ram~41.CLK
clk => ram~40.CLK
clk => ram~39.CLK
clk => ram~38.CLK
clk => ram~37.CLK
clk => ram~36.CLK
clk => ram~35.CLK
clk => ram~34.CLK
clk => ram~33.CLK
clk => ram~32.CLK
clk => ram~31.CLK
clk => ram~30.CLK
clk => ram~29.CLK
clk => ram~28.CLK
clk => ram~27.CLK
clk => ram~26.CLK
clk => ram~25.CLK
clk => ram~24.CLK
clk => ram~23.CLK
clk => ram~22.CLK
clk => ram~21.CLK
clk => ram~20.CLK
clk => ram~19.CLK
clk => ram~18.CLK
clk => ram~17.CLK
clk => ram~16.CLK
clk => ram~15.CLK
clk => ram~14.CLK
clk => ram~13.CLK
clk => ram~12.CLK
clk => ram~11.CLK
clk => ram~10.CLK
clk => ram~9.CLK
clk => ram~8.CLK
clk => ram~7.CLK
clk => ram~6.CLK
clk => ram~5.CLK
clk => ram~4.CLK
clk => ram~3.CLK
clk => ram~2.CLK
clk => ram~1.CLK
clk => ram~0.CLK
clk => ram~66.CLK
clk => ram.CLK0
raddr[0] => ram.RADDR
raddr[1] => ram.RADDR1
raddr[2] => ram.RADDR2
raddr[3] => ram.RADDR3
raddr[4] => ram.RADDR4
raddr[5] => ram.RADDR5
raddr[6] => ram.RADDR6
raddr[7] => ram.RADDR7
raddr[8] => ram.RADDR8
raddr[9] => ram.RADDR9
waddr[0] => ram~9.DATAIN
waddr[0] => ram.WADDR
waddr[1] => ram~8.DATAIN
waddr[1] => ram.WADDR1
waddr[2] => ram~7.DATAIN
waddr[2] => ram.WADDR2
waddr[3] => ram~6.DATAIN
waddr[3] => ram.WADDR3
waddr[4] => ram~5.DATAIN
waddr[4] => ram.WADDR4
waddr[5] => ram~4.DATAIN
waddr[5] => ram.WADDR5
waddr[6] => ram~3.DATAIN
waddr[6] => ram.WADDR6
waddr[7] => ram~2.DATAIN
waddr[7] => ram.WADDR7
waddr[8] => ram~1.DATAIN
waddr[8] => ram.WADDR8
waddr[9] => ram~0.DATAIN
waddr[9] => ram.WADDR9
data[0] => ram~65.DATAIN
data[0] => ram.DATAIN
data[1] => ram~64.DATAIN
data[1] => ram.DATAIN1
data[2] => ram~63.DATAIN
data[2] => ram.DATAIN2
data[3] => ram~62.DATAIN
data[3] => ram.DATAIN3
data[4] => ram~61.DATAIN
data[4] => ram.DATAIN4
data[5] => ram~60.DATAIN
data[5] => ram.DATAIN5
data[6] => ram~59.DATAIN
data[6] => ram.DATAIN6
data[7] => ram~58.DATAIN
data[7] => ram.DATAIN7
data[8] => ram~57.DATAIN
data[8] => ram.DATAIN8
data[9] => ram~56.DATAIN
data[9] => ram.DATAIN9
data[10] => ram~55.DATAIN
data[10] => ram.DATAIN10
data[11] => ram~54.DATAIN
data[11] => ram.DATAIN11
data[12] => ram~53.DATAIN
data[12] => ram.DATAIN12
data[13] => ram~52.DATAIN
data[13] => ram.DATAIN13
data[14] => ram~51.DATAIN
data[14] => ram.DATAIN14
data[15] => ram~50.DATAIN
data[15] => ram.DATAIN15
data[16] => ram~49.DATAIN
data[16] => ram.DATAIN16
data[17] => ram~48.DATAIN
data[17] => ram.DATAIN17
data[18] => ram~47.DATAIN
data[18] => ram.DATAIN18
data[19] => ram~46.DATAIN
data[19] => ram.DATAIN19
data[20] => ram~45.DATAIN
data[20] => ram.DATAIN20
data[21] => ram~44.DATAIN
data[21] => ram.DATAIN21
data[22] => ram~43.DATAIN
data[22] => ram.DATAIN22
data[23] => ram~42.DATAIN
data[23] => ram.DATAIN23
data[24] => ram~41.DATAIN
data[24] => ram.DATAIN24
data[25] => ram~40.DATAIN
data[25] => ram.DATAIN25
data[26] => ram~39.DATAIN
data[26] => ram.DATAIN26
data[27] => ram~38.DATAIN
data[27] => ram.DATAIN27
data[28] => ram~37.DATAIN
data[28] => ram.DATAIN28
data[29] => ram~36.DATAIN
data[29] => ram.DATAIN29
data[30] => ram~35.DATAIN
data[30] => ram.DATAIN30
data[31] => ram~34.DATAIN
data[31] => ram.DATAIN31
data[32] => ram~33.DATAIN
data[32] => ram.DATAIN32
data[33] => ram~32.DATAIN
data[33] => ram.DATAIN33
data[34] => ram~31.DATAIN
data[34] => ram.DATAIN34
data[35] => ram~30.DATAIN
data[35] => ram.DATAIN35
data[36] => ram~29.DATAIN
data[36] => ram.DATAIN36
data[37] => ram~28.DATAIN
data[37] => ram.DATAIN37
data[38] => ram~27.DATAIN
data[38] => ram.DATAIN38
data[39] => ram~26.DATAIN
data[39] => ram.DATAIN39
data[40] => ram~25.DATAIN
data[40] => ram.DATAIN40
data[41] => ram~24.DATAIN
data[41] => ram.DATAIN41
data[42] => ram~23.DATAIN
data[42] => ram.DATAIN42
data[43] => ram~22.DATAIN
data[43] => ram.DATAIN43
data[44] => ram~21.DATAIN
data[44] => ram.DATAIN44
data[45] => ram~20.DATAIN
data[45] => ram.DATAIN45
data[46] => ram~19.DATAIN
data[46] => ram.DATAIN46
data[47] => ram~18.DATAIN
data[47] => ram.DATAIN47
data[48] => ram~17.DATAIN
data[48] => ram.DATAIN48
data[49] => ram~16.DATAIN
data[49] => ram.DATAIN49
data[50] => ram~15.DATAIN
data[50] => ram.DATAIN50
data[51] => ram~14.DATAIN
data[51] => ram.DATAIN51
data[52] => ram~13.DATAIN
data[52] => ram.DATAIN52
data[53] => ram~12.DATAIN
data[53] => ram.DATAIN53
data[54] => ram~11.DATAIN
data[54] => ram.DATAIN54
data[55] => ram~10.DATAIN
data[55] => ram.DATAIN55
we => ram~66.DATAIN
we => ram.WE
q[0] <= q[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[1] <= q[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[2] <= q[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[3] <= q[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[4] <= q[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[5] <= q[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[6] <= q[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[7] <= q[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[8] <= q[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[9] <= q[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[10] <= q[10]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[11] <= q[11]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[12] <= q[12]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[13] <= q[13]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[14] <= q[14]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[15] <= q[15]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[16] <= q[16]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[17] <= q[17]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[18] <= q[18]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[19] <= q[19]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[20] <= q[20]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[21] <= q[21]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[22] <= q[22]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[23] <= q[23]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[24] <= q[24]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[25] <= q[25]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[26] <= q[26]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[27] <= q[27]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[28] <= q[28]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[29] <= q[29]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[30] <= q[30]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[31] <= q[31]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[32] <= q[32]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[33] <= q[33]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[34] <= q[34]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[35] <= q[35]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[36] <= q[36]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[37] <= q[37]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[38] <= q[38]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[39] <= q[39]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[40] <= q[40]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[41] <= q[41]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[42] <= q[42]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[43] <= q[43]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[44] <= q[44]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[45] <= q[45]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[46] <= q[46]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[47] <= q[47]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[48] <= q[48]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[49] <= q[49]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[50] <= q[50]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[51] <= q[51]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[52] <= q[52]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[53] <= q[53]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[54] <= q[54]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[55] <= q[55]~reg0.DB_MAX_OUTPUT_PORT_TYPE


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|small_fifo:WRITE_command_Inst
din[0] => queue.data_a[0].DATAIN
din[0] => queue.DATAIN
din[1] => queue.data_a[1].DATAIN
din[1] => queue.DATAIN1
din[2] => queue.data_a[2].DATAIN
din[2] => queue.DATAIN2
din[3] => queue.data_a[3].DATAIN
din[3] => queue.DATAIN3
din[4] => queue.data_a[4].DATAIN
din[4] => queue.DATAIN4
din[5] => queue.data_a[5].DATAIN
din[5] => queue.DATAIN5
din[6] => queue.data_a[6].DATAIN
din[6] => queue.DATAIN6
din[7] => queue.data_a[7].DATAIN
din[7] => queue.DATAIN7
din[8] => queue.data_a[8].DATAIN
din[8] => queue.DATAIN8
din[9] => queue.data_a[9].DATAIN
din[9] => queue.DATAIN9
wr_en => always0~0.DATAIN
wr_en => always1~0.IN0
wr_en => wr_ptr~4.OUTPUTSELECT
wr_en => wr_ptr~3.OUTPUTSELECT
wr_en => wr_ptr~2.OUTPUTSELECT
wr_en => wr_ptr~1.OUTPUTSELECT
wr_en => wr_ptr~0.OUTPUTSELECT
wr_en => always1~1.IN0
wr_en => queue.WE
rd_en => always1~1.IN1
rd_en => rd_ptr~4.OUTPUTSELECT
rd_en => rd_ptr~3.OUTPUTSELECT
rd_en => rd_ptr~2.OUTPUTSELECT
rd_en => rd_ptr~1.OUTPUTSELECT
rd_en => rd_ptr~0.OUTPUTSELECT
rd_en => always1~0.IN1
rd_en => dout[0]~reg0.ENA
rd_en => dout[1]~reg0.ENA
rd_en => dout[2]~reg0.ENA
rd_en => dout[3]~reg0.ENA
rd_en => dout[4]~reg0.ENA
rd_en => dout[5]~reg0.ENA
rd_en => dout[6]~reg0.ENA
rd_en => dout[7]~reg0.ENA
rd_en => dout[8]~reg0.ENA
rd_en => dout[9]~reg0.ENA
dout[0] <= dout[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[1] <= dout[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[2] <= dout[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[3] <= dout[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[4] <= dout[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[5] <= dout[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[6] <= dout[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[7] <= dout[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[8] <= dout[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[9] <= dout[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE
full <= Equal0.DB_MAX_OUTPUT_PORT_TYPE
nearly_full <= LessThan0.DB_MAX_OUTPUT_PORT_TYPE
empty <= Equal1.DB_MAX_OUTPUT_PORT_TYPE
reset => depth~17.OUTPUTSELECT
reset => depth~16.OUTPUTSELECT
reset => depth~15.OUTPUTSELECT
reset => depth~14.OUTPUTSELECT
reset => depth~13.OUTPUTSELECT
reset => depth~12.OUTPUTSELECT
reset => wr_ptr~9.OUTPUTSELECT
reset => wr_ptr~8.OUTPUTSELECT
reset => wr_ptr~7.OUTPUTSELECT
reset => wr_ptr~6.OUTPUTSELECT
reset => wr_ptr~5.OUTPUTSELECT
reset => rd_ptr~9.OUTPUTSELECT
reset => rd_ptr~8.OUTPUTSELECT
reset => rd_ptr~7.OUTPUTSELECT
reset => rd_ptr~6.OUTPUTSELECT
reset => rd_ptr~5.OUTPUTSELECT
clk => dout[9]~reg0.CLK
clk => dout[8]~reg0.CLK
clk => dout[7]~reg0.CLK
clk => dout[6]~reg0.CLK
clk => dout[5]~reg0.CLK
clk => dout[4]~reg0.CLK
clk => dout[3]~reg0.CLK
clk => dout[2]~reg0.CLK
clk => dout[1]~reg0.CLK
clk => dout[0]~reg0.CLK
clk => rd_ptr[4].CLK
clk => rd_ptr[3].CLK
clk => rd_ptr[2].CLK
clk => rd_ptr[1].CLK
clk => rd_ptr[0].CLK
clk => wr_ptr[4].CLK
clk => wr_ptr[3].CLK
clk => wr_ptr[2].CLK
clk => wr_ptr[1].CLK
clk => wr_ptr[0].CLK
clk => depth[5].CLK
clk => depth[4].CLK
clk => depth[3].CLK
clk => depth[2].CLK
clk => depth[1].CLK
clk => depth[0].CLK
clk => queue.data_a[0].CLK
clk => queue.data_a[1].CLK
clk => queue.data_a[2].CLK
clk => queue.data_a[3].CLK
clk => queue.data_a[4].CLK
clk => queue.data_a[5].CLK
clk => queue.data_a[6].CLK
clk => queue.data_a[7].CLK
clk => queue.data_a[8].CLK
clk => queue.data_a[9].CLK
clk => queue.waddr_a[0].CLK
clk => queue.waddr_a[1].CLK
clk => queue.waddr_a[2].CLK
clk => queue.waddr_a[3].CLK
clk => queue.waddr_a[4].CLK
clk => always0~0.CLK
clk => queue.CLK0


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|small_fifo:time_command_Inst
din[0] => queue.data_a[0].DATAIN
din[0] => queue.DATAIN
wr_en => always0~0.DATAIN
wr_en => always1~0.IN0
wr_en => wr_ptr~1.OUTPUTSELECT
wr_en => wr_ptr~0.OUTPUTSELECT
wr_en => always1~1.IN0
wr_en => queue.WE
rd_en => always1~1.IN1
rd_en => rd_ptr~1.OUTPUTSELECT
rd_en => rd_ptr~0.OUTPUTSELECT
rd_en => always1~0.IN1
rd_en => dout[0]~reg0.ENA
dout[0] <= dout[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
full <= Equal0.DB_MAX_OUTPUT_PORT_TYPE
nearly_full <= LessThan0.DB_MAX_OUTPUT_PORT_TYPE
empty <= Equal1.DB_MAX_OUTPUT_PORT_TYPE
reset => depth~8.OUTPUTSELECT
reset => depth~7.OUTPUTSELECT
reset => depth~6.OUTPUTSELECT
reset => wr_ptr~3.OUTPUTSELECT
reset => wr_ptr~2.OUTPUTSELECT
reset => rd_ptr~3.OUTPUTSELECT
reset => rd_ptr~2.OUTPUTSELECT
clk => dout[0]~reg0.CLK
clk => rd_ptr[1].CLK
clk => rd_ptr[0].CLK
clk => wr_ptr[1].CLK
clk => wr_ptr[0].CLK
clk => depth[2].CLK
clk => depth[1].CLK
clk => depth[0].CLK
clk => queue.data_a[0].CLK
clk => queue.waddr_a[0].CLK
clk => queue.waddr_a[1].CLK
clk => always0~0.CLK
clk => queue.CLK0


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|ram_256x48:Aging_Valid_256x48_Inst
clk => q[1]~reg0.CLK
clk => q[0]~reg0.CLK
clk => ram~11.CLK
clk => ram~10.CLK
clk => ram~9.CLK
clk => ram~8.CLK
clk => ram~7.CLK
clk => ram~6.CLK
clk => ram~5.CLK
clk => ram~4.CLK
clk => ram~3.CLK
clk => ram~2.CLK
clk => ram~1.CLK
clk => ram~0.CLK
clk => ram~12.CLK
clk => ram.CLK0
raddr[0] => ram.RADDR
raddr[1] => ram.RADDR1
raddr[2] => ram.RADDR2
raddr[3] => ram.RADDR3
raddr[4] => ram.RADDR4
raddr[5] => ram.RADDR5
raddr[6] => ram.RADDR6
raddr[7] => ram.RADDR7
raddr[8] => ram.RADDR8
raddr[9] => ram.RADDR9
waddr[0] => ram~9.DATAIN
waddr[0] => ram.WADDR
waddr[1] => ram~8.DATAIN
waddr[1] => ram.WADDR1
waddr[2] => ram~7.DATAIN
waddr[2] => ram.WADDR2
waddr[3] => ram~6.DATAIN
waddr[3] => ram.WADDR3
waddr[4] => ram~5.DATAIN
waddr[4] => ram.WADDR4
waddr[5] => ram~4.DATAIN
waddr[5] => ram.WADDR5
waddr[6] => ram~3.DATAIN
waddr[6] => ram.WADDR6
waddr[7] => ram~2.DATAIN
waddr[7] => ram.WADDR7
waddr[8] => ram~1.DATAIN
waddr[8] => ram.WADDR8
waddr[9] => ram~0.DATAIN
waddr[9] => ram.WADDR9
data[0] => ram~11.DATAIN
data[0] => ram.DATAIN
data[1] => ram~10.DATAIN
data[1] => ram.DATAIN1
we => ram~12.DATAIN
we => ram.WE
q[0] <= q[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[1] <= q[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|valid_address:valid_address_Inst
clk => ram_256x48:valid_mac_256x48_Inst.clk
clk => ram_256x48:valid_mac_Map_256x48_Inst.clk
clk => small_fifo:read_command_Inst.clk
clk => small_fifo:remove_command_Inst.clk
clk => out_rdy~reg0.CLK
clk => out_rdy_ii.CLK
clk => current_up.CLK
clk => item_wr_en.CLK
clk => item_raddr[9].CLK
clk => item_raddr[8].CLK
clk => item_raddr[7].CLK
clk => item_raddr[6].CLK
clk => item_raddr[5].CLK
clk => item_raddr[4].CLK
clk => item_raddr[3].CLK
clk => item_raddr[2].CLK
clk => item_raddr[1].CLK
clk => item_raddr[0].CLK
clk => item_waddr[9].CLK
clk => item_waddr[8].CLK
clk => item_waddr[7].CLK
clk => item_waddr[6].CLK
clk => item_waddr[5].CLK
clk => item_waddr[4].CLK
clk => item_waddr[3].CLK
clk => item_waddr[2].CLK
clk => item_waddr[1].CLK
clk => item_waddr[0].CLK
clk => item_value[9].CLK
clk => item_value[8].CLK
clk => item_value[7].CLK
clk => item_value[6].CLK
clk => item_value[5].CLK
clk => item_value[4].CLK
clk => item_value[3].CLK
clk => item_value[2].CLK
clk => item_value[1].CLK
clk => item_value[0].CLK
clk => map_raddr[9].CLK
clk => map_raddr[8].CLK
clk => map_raddr[7].CLK
clk => map_raddr[6].CLK
clk => map_raddr[5].CLK
clk => map_raddr[4].CLK
clk => map_raddr[3].CLK
clk => map_raddr[2].CLK
clk => map_raddr[1].CLK
clk => map_raddr[0].CLK
clk => map_waddr[9].CLK
clk => map_waddr[8].CLK
clk => map_waddr[7].CLK
clk => map_waddr[6].CLK
clk => map_waddr[5].CLK
clk => map_waddr[4].CLK
clk => map_waddr[3].CLK
clk => map_waddr[2].CLK
clk => map_waddr[1].CLK
clk => map_waddr[0].CLK
clk => map_value[9].CLK
clk => map_value[8].CLK
clk => map_value[7].CLK
clk => map_value[6].CLK
clk => map_value[5].CLK
clk => map_value[4].CLK
clk => map_value[3].CLK
clk => map_value[2].CLK
clk => map_value[1].CLK
clk => map_value[0].CLK
clk => map_wr_en.CLK
clk => cnt[9].CLK
clk => cnt[8].CLK
clk => cnt[7].CLK
clk => cnt[6].CLK
clk => cnt[5].CLK
clk => cnt[4].CLK
clk => cnt[3].CLK
clk => cnt[2].CLK
clk => cnt[1].CLK
clk => cnt[0].CLK
clk => cnt1[9].CLK
clk => cnt1[8].CLK
clk => cnt1[7].CLK
clk => cnt1[6].CLK
clk => cnt1[5].CLK
clk => cnt1[4].CLK
clk => cnt1[3].CLK
clk => cnt1[2].CLK
clk => cnt1[1].CLK
clk => cnt1[0].CLK
clk => small_fifo:write_command_Inst.clk
clk => state~0.IN1
reset => small_fifo:read_command_Inst.reset
reset => small_fifo:remove_command_Inst.reset
reset => small_fifo:write_command_Inst.reset
reset => cnt~29.OUTPUTSELECT
reset => cnt~28.OUTPUTSELECT
reset => cnt~27.OUTPUTSELECT
reset => cnt~26.OUTPUTSELECT
reset => cnt~25.OUTPUTSELECT
reset => cnt~24.OUTPUTSELECT
reset => cnt~23.OUTPUTSELECT
reset => cnt~22.OUTPUTSELECT
reset => cnt~21.OUTPUTSELECT
reset => cnt~20.OUTPUTSELECT
reset => out_rdy~reg0.ENA
reset => out_rdy_ii.ENA
reset => state~1.IN1
in_wr_address[0] => small_fifo:write_command_Inst.din[0]
in_wr_address[1] => small_fifo:write_command_Inst.din[1]
in_wr_address[2] => small_fifo:write_command_Inst.din[2]
in_wr_address[3] => small_fifo:write_command_Inst.din[3]
in_wr_address[4] => small_fifo:write_command_Inst.din[4]
in_wr_address[5] => small_fifo:write_command_Inst.din[5]
in_wr_address[6] => small_fifo:write_command_Inst.din[6]
in_wr_address[7] => small_fifo:write_command_Inst.din[7]
in_wr_address[8] => small_fifo:write_command_Inst.din[8]
in_wr_address[9] => small_fifo:write_command_Inst.din[9]
in_wr => small_fifo:write_command_Inst.wr_en
in_rd => small_fifo:read_command_Inst.wr_en
in_key[0] => ~NO_FANOUT~
in_key[1] => ~NO_FANOUT~
in_key[2] => ~NO_FANOUT~
in_key[3] => ~NO_FANOUT~
in_key[4] => ~NO_FANOUT~
in_key[5] => ~NO_FANOUT~
in_key[6] => ~NO_FANOUT~
in_key[7] => ~NO_FANOUT~
in_key[8] => ~NO_FANOUT~
in_key[9] => ~NO_FANOUT~
in_rm_address_no[0] => small_fifo:remove_command_Inst.din[0]
in_rm_address_no[1] => small_fifo:remove_command_Inst.din[1]
in_rm_address_no[2] => small_fifo:remove_command_Inst.din[2]
in_rm_address_no[3] => small_fifo:remove_command_Inst.din[3]
in_rm_address_no[4] => small_fifo:remove_command_Inst.din[4]
in_rm_address_no[5] => small_fifo:remove_command_Inst.din[5]
in_rm_address_no[6] => small_fifo:remove_command_Inst.din[6]
in_rm_address_no[7] => small_fifo:remove_command_Inst.din[7]
in_rm_address_no[8] => small_fifo:remove_command_Inst.din[8]
in_rm_address_no[9] => small_fifo:remove_command_Inst.din[9]
in_rm => small_fifo:remove_command_Inst.wr_en
out_address[0] <= ram_256x48:valid_mac_256x48_Inst.q[0]
out_address[1] <= ram_256x48:valid_mac_256x48_Inst.q[1]
out_address[2] <= ram_256x48:valid_mac_256x48_Inst.q[2]
out_address[3] <= ram_256x48:valid_mac_256x48_Inst.q[3]
out_address[4] <= ram_256x48:valid_mac_256x48_Inst.q[4]
out_address[5] <= ram_256x48:valid_mac_256x48_Inst.q[5]
out_address[6] <= ram_256x48:valid_mac_256x48_Inst.q[6]
out_address[7] <= ram_256x48:valid_mac_256x48_Inst.q[7]
out_address[8] <= ram_256x48:valid_mac_256x48_Inst.q[8]
out_address[9] <= ram_256x48:valid_mac_256x48_Inst.q[9]
out_rdy <= out_rdy~reg0.DB_MAX_OUTPUT_PORT_TYPE


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|valid_address:valid_address_Inst|small_fifo:write_command_Inst
din[0] => queue.data_a[0].DATAIN
din[0] => queue.DATAIN
din[1] => queue.data_a[1].DATAIN
din[1] => queue.DATAIN1
din[2] => queue.data_a[2].DATAIN
din[2] => queue.DATAIN2
din[3] => queue.data_a[3].DATAIN
din[3] => queue.DATAIN3
din[4] => queue.data_a[4].DATAIN
din[4] => queue.DATAIN4
din[5] => queue.data_a[5].DATAIN
din[5] => queue.DATAIN5
din[6] => queue.data_a[6].DATAIN
din[6] => queue.DATAIN6
din[7] => queue.data_a[7].DATAIN
din[7] => queue.DATAIN7
din[8] => queue.data_a[8].DATAIN
din[8] => queue.DATAIN8
din[9] => queue.data_a[9].DATAIN
din[9] => queue.DATAIN9
wr_en => always0~0.DATAIN
wr_en => always1~0.IN0
wr_en => wr_ptr~4.OUTPUTSELECT
wr_en => wr_ptr~3.OUTPUTSELECT
wr_en => wr_ptr~2.OUTPUTSELECT
wr_en => wr_ptr~1.OUTPUTSELECT
wr_en => wr_ptr~0.OUTPUTSELECT
wr_en => always1~1.IN0
wr_en => queue.WE
rd_en => always1~1.IN1
rd_en => rd_ptr~4.OUTPUTSELECT
rd_en => rd_ptr~3.OUTPUTSELECT
rd_en => rd_ptr~2.OUTPUTSELECT
rd_en => rd_ptr~1.OUTPUTSELECT
rd_en => rd_ptr~0.OUTPUTSELECT
rd_en => always1~0.IN1
rd_en => dout[0]~reg0.ENA
rd_en => dout[1]~reg0.ENA
rd_en => dout[2]~reg0.ENA
rd_en => dout[3]~reg0.ENA
rd_en => dout[4]~reg0.ENA
rd_en => dout[5]~reg0.ENA
rd_en => dout[6]~reg0.ENA
rd_en => dout[7]~reg0.ENA
rd_en => dout[8]~reg0.ENA
rd_en => dout[9]~reg0.ENA
dout[0] <= dout[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[1] <= dout[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[2] <= dout[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[3] <= dout[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[4] <= dout[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[5] <= dout[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[6] <= dout[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[7] <= dout[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[8] <= dout[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[9] <= dout[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE
full <= Equal0.DB_MAX_OUTPUT_PORT_TYPE
nearly_full <= LessThan0.DB_MAX_OUTPUT_PORT_TYPE
empty <= Equal1.DB_MAX_OUTPUT_PORT_TYPE
reset => depth~17.OUTPUTSELECT
reset => depth~16.OUTPUTSELECT
reset => depth~15.OUTPUTSELECT
reset => depth~14.OUTPUTSELECT
reset => depth~13.OUTPUTSELECT
reset => depth~12.OUTPUTSELECT
reset => wr_ptr~9.OUTPUTSELECT
reset => wr_ptr~8.OUTPUTSELECT
reset => wr_ptr~7.OUTPUTSELECT
reset => wr_ptr~6.OUTPUTSELECT
reset => wr_ptr~5.OUTPUTSELECT
reset => rd_ptr~9.OUTPUTSELECT
reset => rd_ptr~8.OUTPUTSELECT
reset => rd_ptr~7.OUTPUTSELECT
reset => rd_ptr~6.OUTPUTSELECT
reset => rd_ptr~5.OUTPUTSELECT
clk => dout[9]~reg0.CLK
clk => dout[8]~reg0.CLK
clk => dout[7]~reg0.CLK
clk => dout[6]~reg0.CLK
clk => dout[5]~reg0.CLK
clk => dout[4]~reg0.CLK
clk => dout[3]~reg0.CLK
clk => dout[2]~reg0.CLK
clk => dout[1]~reg0.CLK
clk => dout[0]~reg0.CLK
clk => rd_ptr[4].CLK
clk => rd_ptr[3].CLK
clk => rd_ptr[2].CLK
clk => rd_ptr[1].CLK
clk => rd_ptr[0].CLK
clk => wr_ptr[4].CLK
clk => wr_ptr[3].CLK
clk => wr_ptr[2].CLK
clk => wr_ptr[1].CLK
clk => wr_ptr[0].CLK
clk => depth[5].CLK
clk => depth[4].CLK
clk => depth[3].CLK
clk => depth[2].CLK
clk => depth[1].CLK
clk => depth[0].CLK
clk => queue.data_a[0].CLK
clk => queue.data_a[1].CLK
clk => queue.data_a[2].CLK
clk => queue.data_a[3].CLK
clk => queue.data_a[4].CLK
clk => queue.data_a[5].CLK
clk => queue.data_a[6].CLK
clk => queue.data_a[7].CLK
clk => queue.data_a[8].CLK
clk => queue.data_a[9].CLK
clk => queue.waddr_a[0].CLK
clk => queue.waddr_a[1].CLK
clk => queue.waddr_a[2].CLK
clk => queue.waddr_a[3].CLK
clk => queue.waddr_a[4].CLK
clk => always0~0.CLK
clk => queue.CLK0


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|valid_address:valid_address_Inst|small_fifo:remove_command_Inst
din[0] => queue.data_a[0].DATAIN
din[0] => queue.DATAIN
din[1] => queue.data_a[1].DATAIN
din[1] => queue.DATAIN1
din[2] => queue.data_a[2].DATAIN
din[2] => queue.DATAIN2
din[3] => queue.data_a[3].DATAIN
din[3] => queue.DATAIN3
din[4] => queue.data_a[4].DATAIN
din[4] => queue.DATAIN4
din[5] => queue.data_a[5].DATAIN
din[5] => queue.DATAIN5
din[6] => queue.data_a[6].DATAIN
din[6] => queue.DATAIN6
din[7] => queue.data_a[7].DATAIN
din[7] => queue.DATAIN7
din[8] => queue.data_a[8].DATAIN
din[8] => queue.DATAIN8
din[9] => queue.data_a[9].DATAIN
din[9] => queue.DATAIN9
wr_en => always0~0.DATAIN
wr_en => always1~0.IN0
wr_en => wr_ptr~4.OUTPUTSELECT
wr_en => wr_ptr~3.OUTPUTSELECT
wr_en => wr_ptr~2.OUTPUTSELECT
wr_en => wr_ptr~1.OUTPUTSELECT
wr_en => wr_ptr~0.OUTPUTSELECT
wr_en => always1~1.IN0
wr_en => queue.WE
rd_en => always1~1.IN1
rd_en => rd_ptr~4.OUTPUTSELECT
rd_en => rd_ptr~3.OUTPUTSELECT
rd_en => rd_ptr~2.OUTPUTSELECT
rd_en => rd_ptr~1.OUTPUTSELECT
rd_en => rd_ptr~0.OUTPUTSELECT
rd_en => always1~0.IN1
rd_en => dout[0]~reg0.ENA
rd_en => dout[1]~reg0.ENA
rd_en => dout[2]~reg0.ENA
rd_en => dout[3]~reg0.ENA
rd_en => dout[4]~reg0.ENA
rd_en => dout[5]~reg0.ENA
rd_en => dout[6]~reg0.ENA
rd_en => dout[7]~reg0.ENA
rd_en => dout[8]~reg0.ENA
rd_en => dout[9]~reg0.ENA
dout[0] <= dout[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[1] <= dout[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[2] <= dout[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[3] <= dout[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[4] <= dout[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[5] <= dout[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[6] <= dout[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[7] <= dout[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[8] <= dout[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
dout[9] <= dout[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE
full <= Equal0.DB_MAX_OUTPUT_PORT_TYPE
nearly_full <= LessThan0.DB_MAX_OUTPUT_PORT_TYPE
empty <= Equal1.DB_MAX_OUTPUT_PORT_TYPE
reset => depth~17.OUTPUTSELECT
reset => depth~16.OUTPUTSELECT
reset => depth~15.OUTPUTSELECT
reset => depth~14.OUTPUTSELECT
reset => depth~13.OUTPUTSELECT
reset => depth~12.OUTPUTSELECT
reset => wr_ptr~9.OUTPUTSELECT
reset => wr_ptr~8.OUTPUTSELECT
reset => wr_ptr~7.OUTPUTSELECT
reset => wr_ptr~6.OUTPUTSELECT
reset => wr_ptr~5.OUTPUTSELECT
reset => rd_ptr~9.OUTPUTSELECT
reset => rd_ptr~8.OUTPUTSELECT
reset => rd_ptr~7.OUTPUTSELECT
reset => rd_ptr~6.OUTPUTSELECT
reset => rd_ptr~5.OUTPUTSELECT
clk => dout[9]~reg0.CLK
clk => dout[8]~reg0.CLK
clk => dout[7]~reg0.CLK
clk => dout[6]~reg0.CLK
clk => dout[5]~reg0.CLK
clk => dout[4]~reg0.CLK
clk => dout[3]~reg0.CLK
clk => dout[2]~reg0.CLK
clk => dout[1]~reg0.CLK
clk => dout[0]~reg0.CLK
clk => rd_ptr[4].CLK
clk => rd_ptr[3].CLK
clk => rd_ptr[2].CLK
clk => rd_ptr[1].CLK
clk => rd_ptr[0].CLK
clk => wr_ptr[4].CLK
clk => wr_ptr[3].CLK
clk => wr_ptr[2].CLK
clk => wr_ptr[1].CLK
clk => wr_ptr[0].CLK
clk => depth[5].CLK
clk => depth[4].CLK
clk => depth[3].CLK
clk => depth[2].CLK
clk => depth[1].CLK
clk => depth[0].CLK
clk => queue.data_a[0].CLK
clk => queue.data_a[1].CLK
clk => queue.data_a[2].CLK
clk => queue.data_a[3].CLK
clk => queue.data_a[4].CLK
clk => queue.data_a[5].CLK
clk => queue.data_a[6].CLK
clk => queue.data_a[7].CLK
clk => queue.data_a[8].CLK
clk => queue.data_a[9].CLK
clk => queue.waddr_a[0].CLK
clk => queue.waddr_a[1].CLK
clk => queue.waddr_a[2].CLK
clk => queue.waddr_a[3].CLK
clk => queue.waddr_a[4].CLK
clk => always0~0.CLK
clk => queue.CLK0


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|valid_address:valid_address_Inst|small_fifo:read_command_Inst
din[0] => queue.data_a[0].DATAIN
din[0] => queue.DATAIN
wr_en => always0~0.DATAIN
wr_en => always1~0.IN0
wr_en => wr_ptr~4.OUTPUTSELECT
wr_en => wr_ptr~3.OUTPUTSELECT
wr_en => wr_ptr~2.OUTPUTSELECT
wr_en => wr_ptr~1.OUTPUTSELECT
wr_en => wr_ptr~0.OUTPUTSELECT
wr_en => always1~1.IN0
wr_en => queue.WE
rd_en => always1~1.IN1
rd_en => rd_ptr~4.OUTPUTSELECT
rd_en => rd_ptr~3.OUTPUTSELECT
rd_en => rd_ptr~2.OUTPUTSELECT
rd_en => rd_ptr~1.OUTPUTSELECT
rd_en => rd_ptr~0.OUTPUTSELECT
rd_en => always1~0.IN1
rd_en => dout[0]~reg0.ENA
dout[0] <= dout[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
full <= Equal0.DB_MAX_OUTPUT_PORT_TYPE
nearly_full <= LessThan0.DB_MAX_OUTPUT_PORT_TYPE
empty <= Equal1.DB_MAX_OUTPUT_PORT_TYPE
reset => depth~17.OUTPUTSELECT
reset => depth~16.OUTPUTSELECT
reset => depth~15.OUTPUTSELECT
reset => depth~14.OUTPUTSELECT
reset => depth~13.OUTPUTSELECT
reset => depth~12.OUTPUTSELECT
reset => wr_ptr~9.OUTPUTSELECT
reset => wr_ptr~8.OUTPUTSELECT
reset => wr_ptr~7.OUTPUTSELECT
reset => wr_ptr~6.OUTPUTSELECT
reset => wr_ptr~5.OUTPUTSELECT
reset => rd_ptr~9.OUTPUTSELECT
reset => rd_ptr~8.OUTPUTSELECT
reset => rd_ptr~7.OUTPUTSELECT
reset => rd_ptr~6.OUTPUTSELECT
reset => rd_ptr~5.OUTPUTSELECT
clk => dout[0]~reg0.CLK
clk => rd_ptr[4].CLK
clk => rd_ptr[3].CLK
clk => rd_ptr[2].CLK
clk => rd_ptr[1].CLK
clk => rd_ptr[0].CLK
clk => wr_ptr[4].CLK
clk => wr_ptr[3].CLK
clk => wr_ptr[2].CLK
clk => wr_ptr[1].CLK
clk => wr_ptr[0].CLK
clk => depth[5].CLK
clk => depth[4].CLK
clk => depth[3].CLK
clk => depth[2].CLK
clk => depth[1].CLK
clk => depth[0].CLK
clk => queue.data_a[0].CLK
clk => queue.waddr_a[0].CLK
clk => queue.waddr_a[1].CLK
clk => queue.waddr_a[2].CLK
clk => queue.waddr_a[3].CLK
clk => queue.waddr_a[4].CLK
clk => always0~0.CLK
clk => queue.CLK0


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|valid_address:valid_address_Inst|ram_256x48:valid_mac_Map_256x48_Inst
clk => q[9]~reg0.CLK
clk => q[8]~reg0.CLK
clk => q[7]~reg0.CLK
clk => q[6]~reg0.CLK
clk => q[5]~reg0.CLK
clk => q[4]~reg0.CLK
clk => q[3]~reg0.CLK
clk => q[2]~reg0.CLK
clk => q[1]~reg0.CLK
clk => q[0]~reg0.CLK
clk => ram~19.CLK
clk => ram~18.CLK
clk => ram~17.CLK
clk => ram~16.CLK
clk => ram~15.CLK
clk => ram~14.CLK
clk => ram~13.CLK
clk => ram~12.CLK
clk => ram~11.CLK
clk => ram~10.CLK
clk => ram~9.CLK
clk => ram~8.CLK
clk => ram~7.CLK
clk => ram~6.CLK
clk => ram~5.CLK
clk => ram~4.CLK
clk => ram~3.CLK
clk => ram~2.CLK
clk => ram~1.CLK
clk => ram~0.CLK
clk => ram~20.CLK
clk => ram.CLK0
raddr[0] => ram.RADDR
raddr[1] => ram.RADDR1
raddr[2] => ram.RADDR2
raddr[3] => ram.RADDR3
raddr[4] => ram.RADDR4
raddr[5] => ram.RADDR5
raddr[6] => ram.RADDR6
raddr[7] => ram.RADDR7
raddr[8] => ram.RADDR8
raddr[9] => ram.RADDR9
waddr[0] => ram~9.DATAIN
waddr[0] => ram.WADDR
waddr[1] => ram~8.DATAIN
waddr[1] => ram.WADDR1
waddr[2] => ram~7.DATAIN
waddr[2] => ram.WADDR2
waddr[3] => ram~6.DATAIN
waddr[3] => ram.WADDR3
waddr[4] => ram~5.DATAIN
waddr[4] => ram.WADDR4
waddr[5] => ram~4.DATAIN
waddr[5] => ram.WADDR5
waddr[6] => ram~3.DATAIN
waddr[6] => ram.WADDR6
waddr[7] => ram~2.DATAIN
waddr[7] => ram.WADDR7
waddr[8] => ram~1.DATAIN
waddr[8] => ram.WADDR8
waddr[9] => ram~0.DATAIN
waddr[9] => ram.WADDR9
data[0] => ram~19.DATAIN
data[0] => ram.DATAIN
data[1] => ram~18.DATAIN
data[1] => ram.DATAIN1
data[2] => ram~17.DATAIN
data[2] => ram.DATAIN2
data[3] => ram~16.DATAIN
data[3] => ram.DATAIN3
data[4] => ram~15.DATAIN
data[4] => ram.DATAIN4
data[5] => ram~14.DATAIN
data[5] => ram.DATAIN5
data[6] => ram~13.DATAIN
data[6] => ram.DATAIN6
data[7] => ram~12.DATAIN
data[7] => ram.DATAIN7
data[8] => ram~11.DATAIN
data[8] => ram.DATAIN8
data[9] => ram~10.DATAIN
data[9] => ram.DATAIN9
we => ram~20.DATAIN
we => ram.WE
q[0] <= q[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[1] <= q[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[2] <= q[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[3] <= q[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[4] <= q[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[5] <= q[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[6] <= q[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[7] <= q[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[8] <= q[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[9] <= q[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE


|LB|manager:inst|table:table_Inst|mac_ram_table:ram_Inst|valid_address:valid_address_Inst|ram_256x48:valid_mac_256x48_Inst
clk => q[9]~reg0.CLK
clk => q[8]~reg0.CLK
clk => q[7]~reg0.CLK
clk => q[6]~reg0.CLK
clk => q[5]~reg0.CLK
clk => q[4]~reg0.CLK
clk => q[3]~reg0.CLK
clk => q[2]~reg0.CLK
clk => q[1]~reg0.CLK
clk => q[0]~reg0.CLK
clk => ram~19.CLK
clk => ram~18.CLK
clk => ram~17.CLK
clk => ram~16.CLK
clk => ram~15.CLK
clk => ram~14.CLK
clk => ram~13.CLK
clk => ram~12.CLK
clk => ram~11.CLK
clk => ram~10.CLK
clk => ram~9.CLK
clk => ram~8.CLK
clk => ram~7.CLK
clk => ram~6.CLK
clk => ram~5.CLK
clk => ram~4.CLK
clk => ram~3.CLK
clk => ram~2.CLK
clk => ram~1.CLK
clk => ram~0.CLK
clk => ram~20.CLK
clk => ram.CLK0
raddr[0] => ram.RADDR
raddr[1] => ram.RADDR1
raddr[2] => ram.RADDR2
raddr[3] => ram.RADDR3
raddr[4] => ram.RADDR4
raddr[5] => ram.RADDR5
raddr[6] => ram.RADDR6
raddr[7] => ram.RADDR7
raddr[8] => ram.RADDR8
raddr[9] => ram.RADDR9
waddr[0] => ram~9.DATAIN
waddr[0] => ram.WADDR
waddr[1] => ram~8.DATAIN
waddr[1] => ram.WADDR1
waddr[2] => ram~7.DATAIN
waddr[2] => ram.WADDR2
waddr[3] => ram~6.DATAIN
waddr[3] => ram.WADDR3
waddr[4] => ram~5.DATAIN
waddr[4] => ram.WADDR4
waddr[5] => ram~4.DATAIN
waddr[5] => ram.WADDR5
waddr[6] => ram~3.DATAIN
waddr[6] => ram.WADDR6
waddr[7] => ram~2.DATAIN
waddr[7] => ram.WADDR7
waddr[8] => ram~1.DATAIN
waddr[8] => ram.WADDR8
waddr[9] => ram~0.DATAIN
waddr[9] => ram.WADDR9
data[0] => ram~19.DATAIN
data[0] => ram.DATAIN
data[1] => ram~18.DATAIN
data[1] => ram.DATAIN1
data[2] => ram~17.DATAIN
data[2] => ram.DATAIN2
data[3] => ram~16.DATAIN
data[3] => ram.DATAIN3
data[4] => ram~15.DATAIN
data[4] => ram.DATAIN4
data[5] => ram~14.DATAIN
data[5] => ram.DATAIN5
data[6] => ram~13.DATAIN
data[6] => ram.DATAIN6
data[7] => ram~12.DATAIN
data[7] => ram.DATAIN7
data[8] => ram~11.DATAIN
data[8] => ram.DATAIN8
data[9] => ram~10.DATAIN
data[9] => ram.DATAIN9
we => ram~20.DATAIN
we => ram.WE
q[0] <= q[0]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[1] <= q[1]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[2] <= q[2]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[3] <= q[3]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[4] <= q[4]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[5] <= q[5]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[6] <= q[6]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[7] <= q[7]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[8] <= q[8]~reg0.DB_MAX_OUTPUT_PORT_TYPE
q[9] <= q[9]~reg0.DB_MAX_OUTPUT_PORT_TYPE


Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.