OpenCores
URL https://opencores.org/ocsvn/socgen/socgen/trunk

Subversion Repositories socgen

[/] [socgen/] [trunk/] [Projects/] [opencores.org/] [io/] [doc/] [sch/] [io_module_mouse.sch] - Rev 135

Compare with Previous | Blame | View Log

v 20100214 1
C 1900 300 1 0 0 in_port_vector.sym   
{
T 1900 300 5 10 1 1 0 6 1 1
refdes=reg_mb_wdata[7:0]
}
C 1900 700 1 0 0 in_port_vector.sym   
{
T 1900 700 5 10 1 1 0 6 1 1
refdes=reg_mb_addr[7:0]
}
C 1900 1100 1 0 0 in_port_vector.sym   
{
T 1900 1100 5 10 1 1 0 6 1 1
refdes=pic_irq_in[7:0]
}
C 1900 1500 1 0 0 in_port_vector.sym   
{
T 1900 1500 5 10 1 1 0 6 1 1
refdes=gpio_1_in[7:0]
}
C 1900 1900 1 0 0 in_port_vector.sym   
{
T 1900 1900 5 10 1 1 0 6 1 1
refdes=gpio_0_in[7:0]
}
C 1900 2300 1 0 0 in_port.sym  
{
T 1900 2300 5 10 1 1 0 6 1 1 
refdes=uart_rxd_pad_in
}
C 1900 2700 1 0 0 in_port.sym  
{
T 1900 2700 5 10 1 1 0 6 1 1 
refdes=reset
}
C 1900 3100 1 0 0 in_port.sym  
{
T 1900 3100 5 10 1 1 0 6 1 1 
refdes=reg_mb_wr
}
C 1900 3500 1 0 0 in_port.sym  
{
T 1900 3500 5 10 1 1 0 6 1 1 
refdes=reg_mb_rd
}
C 1900 3900 1 0 0 in_port.sym  
{
T 1900 3900 5 10 1 1 0 6 1 1 
refdes=reg_mb_cs
}
C 1900 4300 1 0 0 in_port.sym  
{
T 1900 4300 5 10 1 1 0 6 1 1 
refdes=ps2_data_pad_in
}
C 1900 4700 1 0 0 in_port.sym  
{
T 1900 4700 5 10 1 1 0 6 1 1 
refdes=ps2_clk_pad_in
}
C 1900 5100 1 0 0 in_port.sym  
{
T 1900 5100 5 10 1 1 0 6 1 1 
refdes=enable
}
C 1900 5500 1 0 0 in_port.sym  
{
T 1900 5500 5 10 1 1 0 6 1 1 
refdes=cts_pad_in
}
C 1900 5900 1 0 0 in_port.sym  
{
T 1900 5900 5 10 1 1 0 6 1 1 
refdes=clk
}
C 5000 300  1 0  0 out_port_vector.sym
{
T 6000 300 5  10 1 1 0 0 1 1 
refdes=y_pos[9:0]
}
C 5000 700  1 0  0 out_port_vector.sym
{
T 6000 700 5  10 1 1 0 0 1 1 
refdes=x_pos[9:0]
}
C 5000 1100  1 0  0 out_port_vector.sym
{
T 6000 1100 5  10 1 1 0 0 1 1 
refdes=timer_irq[1:0]
}
C 5000 1500  1 0  0 out_port_vector.sym
{
T 6000 1500 5  10 1 1 0 0 1 1 
refdes=reg_mb_rdata[15:0]
}
C 5000 1900  1 0  0 out_port_vector.sym
{
T 6000 1900 5  10 1 1 0 0 1 1 
refdes=gpio_1_out[7:0]
}
C 5000 2300  1 0  0 out_port_vector.sym
{
T 6000 2300 5  10 1 1 0 0 1 1 
refdes=gpio_1_oe[7:0]
}
C 5000 2700  1 0  0 out_port_vector.sym
{
T 6000 2700 5  10 1 1 0 0 1 1 
refdes=gpio_0_out[7:0]
}
C 5000 3100  1 0  0 out_port_vector.sym
{
T 6000 3100 5  10 1 1 0 0 1 1 
refdes=gpio_0_oe[7:0]
}
C 5000 3500  1 0 0 out_port.sym
{
T 6000 3500 5  10 1 1 0 0 1 1
refdes=wait_n
}
C 5000 3900  1 0 0 out_port.sym
{
T 6000 3900 5  10 1 1 0 0 1 1
refdes=uart_txd_pad_out
}
C 5000 4300  1 0 0 out_port.sym
{
T 6000 4300 5  10 1 1 0 0 1 1
refdes=tx_irq
}
C 5000 4700  1 0 0 out_port.sym
{
T 6000 4700 5  10 1 1 0 0 1 1
refdes=rx_irq
}
C 5000 5100  1 0 0 out_port.sym
{
T 6000 5100 5  10 1 1 0 0 1 1
refdes=rts_pad_out
}
C 5000 5500  1 0 0 out_port.sym
{
T 6000 5500 5  10 1 1 0 0 1 1
refdes=reg_mb_wait
}
C 5000 5900  1 0 0 out_port.sym
{
T 6000 5900 5  10 1 1 0 0 1 1
refdes=ps2_data_pad_oe
}
C 5000 6300  1 0 0 out_port.sym
{
T 6000 6300 5  10 1 1 0 0 1 1
refdes=ps2_data_avail
}
C 5000 6700  1 0 0 out_port.sym
{
T 6000 6700 5  10 1 1 0 0 1 1
refdes=ps2_clk_pad_oe
}
C 5000 7100  1 0 0 out_port.sym
{
T 6000 7100 5  10 1 1 0 0 1 1
refdes=pic_nmi
}
C 5000 7500  1 0 0 out_port.sym
{
T 6000 7500 5  10 1 1 0 0 1 1
refdes=pic_irq
}
C 5000 7900  1 0 0 out_port.sym
{
T 6000 7900 5  10 1 1 0 0 1 1
refdes=new_packet
}
C 5000 8300  1 0 0 out_port.sym
{
T 6000 8300 5  10 1 1 0 0 1 1
refdes=ms_right
}
C 5000 8700  1 0 0 out_port.sym
{
T 6000 8700 5  10 1 1 0 0 1 1
refdes=ms_mid
}
C 5000 9100  1 0 0 out_port.sym
{
T 6000 9100 5  10 1 1 0 0 1 1
refdes=ms_left
}

Compare with Previous | Blame | View Log

powered by: WebSVN 2.1.0

© copyright 1999-2024 OpenCores.org, equivalent to Oliscience, all rights reserved. OpenCores®, registered trademark.